Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 6144 | | Total RAM Bits | 36864 | | Number of I/O | 68 | | Number of Gates | 250000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-VQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agIn250v2-zvq100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## Flash Advantages #### Low Power Flash-based IGLOO nano devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOO nano devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs. IGLOO nano devices also have low dynamic power consumption to further maximize power savings; power is reduced even further by the use of a 1.2 V core voltage. Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOO nano device the lowest total system power offered by any FPGA. ## Security Nonvolatile, flash-based IGLOO nano devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOO nano devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. IGLOO nano devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of security in the FPGA industry for programmed intellectual property and configuration data. In addition, all FlashROM data in IGLOO nano devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOO nano devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOO nano devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. Security, built into the FPGA fabric, is an inherent component of IGLOO nano devices. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. IGLOO nano devices, with FlashLock and AES security, are unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOO nano device provides the best available security for programmable logic designs. #### Single Chip Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOO nano FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability. #### Instant On Microsemi flash-based IGLOO nano devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOO nano devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOO nano device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOO nano devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. IGLOO nano flash FPGAs enable the user to quickly enter and exit Flash\*Freeze mode. This is done almost instantly (within 1 µs) and the device retains configuration and data in registers and RAM. Unlike SRAM-based FPGAs, the device does not need to reload configuration and design state from external memory components; instead it retains all necessary information to resume operation immediately. 1-2 Revision 19 Table 2-2 • Recommended Operating Conditions 1 | Symbol | P | arameter | Extended<br>Commercial | Industrial | Units | |---------------------|-------------------------|---------------------------------------------------------|-------------------------|--------------------------|-------| | TJ | Junction temperature | | $-20 \text{ to} + 85^2$ | -40 to +100 <sup>2</sup> | °C | | VCC | 1.5 V DC core supply vo | oltage <sup>3</sup> | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.2 V–1.5 V wide range | core voltage <sup>4,5</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP <sup>6</sup> | Programming voltage | Programming mode | 3.15 to 3.45 | 3.15 to 3.45 | V | | | | Operation | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL <sup>7</sup> | Analog power supply | 1.5 V DC core supply voltage <sup>3</sup> | 1.425 to 1.575 | 1.425 to 1.575 | V | | | (PLL) | 1.2 V–1.5 V wide range core supply voltage <sup>4</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | VCCI and | 1.2 V DC supply voltage | . 4 | 1.14 to 1.26 | 1.14 to 1.26 | V | | VMV <sup>8,9</sup> | 1.2 V DC wide range su | pply voltage <sup>4</sup> | 1.14 to 1.575 | 1.14 to 1.575 | V | | | 1.5 V DC supply voltage | ; | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.8 V DC supply voltage | | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.3 V DC supply voltage | : | 3.0 to 3.6 | 3.0 to 3.6 | V | | | 3.3 V DC wide range su | pply voltage <sup>10</sup> | 2.7 to 3.6 | 2.7 to 3.6 | V | #### Notes: - 1. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 2. Default Junction Temperature Range in the Libero SoC software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information regarding custom settings, refer to the New Project Dialog Box in the Libero Online Help. - 3. For IGLOO® nano V5 devices - 4. For IGLOO nano V2 devices only, operating at VCCI ≥ VCC - 5. IGLOO nano V5 devices can be programmed with the VCC core voltage at 1.5 V only. IGLOO nano V2 devices can be programmed with the VCC core voltage at 1.2 V (with FlashPro4 only) or 1.5 V. If you are using FlashPro3 and want to do in-system programming using 1.2 V, please contact the factory. - 6. $V_{PUMP}$ can be left floating during operation (not programming mode). - 7. VCCPLL pins should be tied to VCC pins. See the "Pin Descriptions" chapter for further information. - 8. VMV pins must be connected to the corresponding VCCI pins. See the Pin Descriptions chapter of the IGLOO nano FPGA Fabric User's Guide for further information. - 9. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-21 on page 2-19. VCCI should be at the same voltage within a given I/O bank. - 10. 3.3 V wide range is compliant to the JESD8-B specification and supports 3.0 V VCCI operation. Table 2-3 • Flash Programming Limits – Retention, Storage, and Operating Temperature<sup>1</sup> | Product<br>Grade | | Program Retention (biased/unbiased) | Maximum Storage<br>Temperature T <sub>STG</sub> (°C) <sup>2</sup> | Maximum Operating Junction<br>Temperature T <sub>J</sub> (°C) <sup>2</sup> | |------------------|-----|-------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------| | Commercial | 500 | 20 years | 110 | 100 | | Industrial | 500 | 20 years | 110 | 100 | #### Notes: - 1. This is a stress rating only; functional operation at any condition other than those indicated is not implied. - These limits apply for program/data retention only. Refer to Table 2-1 on page 2-1 and Table 2-2 for device operating conditions and absolute limits. 2-2 Revision 19 ## **Power Calculation Methodology** This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software. The power calculation methodology described below uses the following variables: - · The number of PLLs as well as the number and the frequency of each output clock generated - · The number of combinatorial and sequential cells used in the design - · The internal clock frequencies - · The number and the standard of I/O pins used in the design - The number of RAM blocks used in the design - Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-19 on page 2-14. - Enable rates of output buffers—guidelines are provided for typical applications in Table 2-20 on page 2-14. - Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-20 on page 2-14. The calculation should be repeated for each clock domain defined in the design. ## Methodology #### Total Power Consumption—P<sub>TOTAL</sub> $$P_{TOTAL} = P_{STAT} + P_{DYN}$$ P<sub>STAT</sub> is the total static power consumption. P<sub>DYN</sub> is the total dynamic power consumption. #### Total Static Power Consumption—P<sub>STAT</sub> P<sub>STAT</sub> = (PDC1 or PDC2 or PDC3) + N<sub>BANKS</sub> \* PDC5 N<sub>BANKS</sub> is the number of I/O banks powered in the design. ## Total Dynamic Power Consumption—P<sub>DYN</sub> ## Global Clock Contribution—P<sub>CLOCK</sub> N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the *IGLOO nano FPGA Fabric User's Guide*. N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the *IGLOO nano FPGA Fabric User's Guide*. F<sub>CLK</sub> is the global clock signal frequency. N<sub>S-CFLL</sub> is the number of VersaTiles used as sequential modules in the design. PAC1, PAC2, PAC3, and PAC4 are device-dependent. ## Sequential Cells Contribution—P<sub>S-CELL</sub> ``` P_{S-CELL} = N_{S-CELL} * (PAC5 + \alpha_1 / 2 * PAC6) * F_{CLK} ``` N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1. $\alpha_{\text{1}}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. 2-12 Revision 19 #### Applies to IGLOO nano at 1.5 V Core Operating Conditions Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings STD Speed Grade, Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | I/O Standard | Drive Strength (mA) | Equivalent Software Default<br>t Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | tвоит | top | <sup>‡</sup> DIN | tрү | tpys | t <sub>EOUT</sub> | <sup>t</sup> zı. | tz <del>1</del> | t <sub>LZ</sub> | t <sub>НZ</sub> | Units | |-----------------------------------------|---------------------|---------------------------------------------------------------------|-----------|----------------------|-------|------|------------------|------|------|-------------------|------------------|-----------------|-----------------|-----------------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | | 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 μΑ | 8 mA | High | 5 pF | 0.97 | 2.56 | 0.19 | 1.20 | 1.66 | 0.66 | 2.57 | 2.02 | 2.82 | 3.31 | ns | | 2.5 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | | 1.8 V LVCMOS | 4 mA | 4 mA | High | 5 pF | 0.97 | 2.08 | 0.19 | 1.03 | 1.44 | 0.66 | 2.12 | 1.95 | 1.99 | 2.19 | ns | | 1.5 V LVCMOS | 2 mA | 2 mA | High | 5 pF | 0.97 | 2.39 | 0.19 | 1.19 | 1.52 | 0.66 | 2.44 | 2.24 | 2.02 | 2.15 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification. - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-36 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 3.52 | 0.19 | 0.86 | 1.16 | 0.66 | 3.59 | 3.42 | 1.75 | 1.90 | ns | | 4 mA | STD | 0.97 | 3.52 | 0.19 | 0.86 | 1.16 | 0.66 | 3.59 | 3.42 | 1.75 | 1.90 | ns | | 6 mA | STD | 0.97 | 2.90 | 0.19 | 0.86 | 1.16 | 0.66 | 2.96 | 2.83 | 1.98 | 2.29 | ns | | 8 mA | STD | 0.97 | 2.90 | 0.19 | 0.86 | 1.16 | 0.66 | 2.96 | 2.83 | 1.98 | 2.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-37 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.16 | 0.19 | 0.86 | 1.16 | 0.66 | 2.20 | 1.80 | 1.75 | 1.99 | ns | | 4 mA | STD | 0.97 | 2.16 | 0.19 | 0.86 | 1.16 | 0.66 | 2.20 | 1.80 | 1.75 | 1.99 | ns | | 6 mA | STD | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | | 8 mA | STD | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-47 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 4.13 | 0.19 | 1.10 | 1.24 | 0.66 | 4.01 | 4.13 | 1.73 | 1.74 | ns | | 4 mA | STD | 0.97 | 4.13 | 0.19 | 1.10 | 1.24 | 0.66 | 4.01 | 4.13 | 1.73 | 1.74 | ns | | 8 mA | STD | 0.97 | 3.39 | 0.19 | 1.10 | 1.24 | 0.66 | 3.31 | 3.39 | 1.98 | 2.19 | ns | | 8 mA | STD | 0.97 | 3.39 | 0.19 | 1.10 | 1.24 | 0.66 | 3.31 | 3.39 | 1.98 | 2.19 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-48 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.19 | 0.19 | 1.10 | 1.24 | 0.66 | 2.23 | 2.11 | 1.72 | 1.80 | ns | | 4 mA | STD | 0.97 | 2.19 | 0.19 | 1.10 | 1.24 | 0.66 | 2.23 | 2.11 | 1.72 | 1.80 | ns | | 6 mA | STD | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | | 8 mA | STD | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## 1.2 V LVCMOS Wide Range Table 2-67 • Minimum and Maximum DC Input and Output Levels | 1.2 V<br>LVCMOS<br>Wide<br>Range | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | юзн | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------------------------|-----------|------------|------------|-----------|-----------|------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 1 mA | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 100 | 100 | 10 | 13 | 10 | 10 | #### Notes: - 1. I<sub>II</sub> is the input leakage current per I/O pin over recommended operating conditions where –0.3 < VIN < VIL. - 2. $I_{IH}$ is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. - 6. Software default selection highlighted in gray. ## Timing Characteristics Applies to 1.2 V DC Core Voltage Table 2-68 • 1.2 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 8.30 | 0.26 | 1.56 | 2.27 | 1.10 | 7.97 | 7.54 | 2.56 | 2.55 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-69 • 1.2 V LVCMOS Wide Range HIgh Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-40 Revision 19 Table 2-71 • Parameter Definition and Measuring Nodes | Parameter Name | Parameter Definition | Measuring Nodes<br>(from, to)* | |-----------------------|-----------------------------------------------------------------|--------------------------------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | HH, DOUT | | t <sub>OSUD</sub> | Data Setup Time for the Output Data Register | FF, HH | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | FF, HH | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | LL, DOUT | | t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register | LL, HH | | t <sub>ORECCLR</sub> | Asynchronous Clear Recovery Time for the Output Data Register | LL, HH | | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | HH, EOUT | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | JJ, HH | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | JJ, HH | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | II, EOUT | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | II, HH | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH | | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | AA, EE | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | CC, AA | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | CC, AA | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | DD, EE | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | DD, AA | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | DD, AA | Note: \*See Figure 2-13 on page 2-43 for more information. 2-44 Revision 19 #### 1.2 V DC Core Voltage Table 2-75 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|----------------------------------------------------------------------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 1.52 | ns | | tosup | Data Setup Time for the Output Data Register | 1.15 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 1.96 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 1.96 | ns | | tOREMCLR | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.24 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.24 | ns | | towclr | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.19 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns | | tockmpwh | Clock Minimum Pulse Width HIGH for the Output Data Register | 0.31 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-48 Revision 19 Table 2-98 • AGLN125 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.08 | 2.54 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.15 | 2.77 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-99 • AGLN250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.11 | 2.57 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.19 | 2.81 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Note: Peak-to-peak jitter measurements are defined by $T_{peak-to-peak} = T_{period\_max} - T_{period\_min}$ Figure 2-26 • Peak-to-Peak Jitter Definition 2-72 Revision 19 Table 2-105 • RAM512X18 ## Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.13 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 2.67 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.87 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 1.04 | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on RD (flow through) | 3.21 | ns | | | RESET LOW to data out LOW on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: 2-80 Revision 19 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. ## 1.2 V DC Core Voltage Table 2-107 • FIFO Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 3.44 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.26 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (DI) Setup Time | 1.30 | ns | | t <sub>DH</sub> | Input Data (DI) Hold Time | 0.41 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 5.67 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 3.02 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 6.02 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 5.71 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 22.17 | ns | | t <sub>RSTFG</sub> | RESET LOW to Empty/Full Flag Valid | 5.93 | ns | | t <sub>RSTAF</sub> | RESET LOW to Almost Empty/Full Flag Valid | 21.94 | ns | | t <sub>RSTBQ</sub> | RESET LOW to Data Out Low on RD (flow-through) | 3.41 | ns | | | RESET LOW to Data Out Low on RD (pipelined) | 4.09 | 3.41 | | t <sub>REMRSTB</sub> | RESET Removal | 1.02 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 5.48 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 1.18 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 10.90 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 92 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-86 Revision 19 | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN060Z Function | | | A1 | GAA0/IO02RSB0 | | | A2 | GAA1/IO03RSB0 | | | A3 | GAC0/IO06RSB0 | | | A4 | IO09RSB0 | | | A5 | IO13RSB0 | | | A6 | IO18RSB0 | | | A7 | GBB0/IO21RSB0 | | | A8 | GBA1/IO24RSB0 | | | A9 | GBA2/IO25RSB0 | | | B1 | GAA2/IO95RSB1 | | | B2 | GAB0/IO04RSB0 | | | В3 | GAC1/IO07RSB0 | | | B4 | IO08RSB0 | | | B5 | IO15RSB0 | | | В6 | GBC0/IO19RSB0 | | | В7 | GBB1/IO22RSB0 | | | В8 | IO26RSB0 | | | В9 | GBB2/IO27RSB0 | | | C1 | GAB2/IO93RSB1 | | | C2 | IO94RSB1 | | | C3 | GND | | | C4 | IO10RSB0 | | | C5 | IO17RSB0 | | | C6 | GND | | | C7 | GBA0/IO23RSB0 | | | C8 | GBC2/IO29RSB0 | | | C9 | IO31RSB0 | | | D1 | GAC2/IO91RSB1 | | | D2 | IO92RSB1 | | | D3 | GFA2/IO80RSB1 | | | D4 | VCC | | | D5 | VCCIB0 | | | D6 | GND | | | D7 | GCC2/IO43RSB0 | | | CS81 | | | |-----------------|-------------------|--| | Pin Number | AGLN060Z Function | | | D8 | GCC1/IO35RSB0 | | | D9 | GCC0/IO36RSB0 | | | E1 | GFB0/IO83RSB1 | | | E2 | GFB1/IO84RSB1 | | | E3 | GFA1/IO81RSB1 | | | E4 | VCCIB1 | | | E5 | VCC | | | E6 | VCCIB0 | | | E7 | GCA1/IO39RSB0 | | | E8 | GCA0/IO40RSB0 | | | E9 | GCB2/IO42RSB0 | | | F1 <sup>1</sup> | VCCPLF | | | F2 <sup>1</sup> | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB1 | | | F6 | GND | | | F7 | GDA1/IO49RSB0 | | | F8 | GDC1/IO45RSB0 | | | F9 | GDC0/IO46RSB0 | | | G1 | GEA0/IO69RSB1 | | | G2 | GEC1/IO74RSB1 | | | G3 | GEB1/IO72RSB1 | | | G4 | IO63RSB1 | | | G5 | IO60RSB1 | | | G6 | IO54RSB1 | | | G7 | GDB2/IO52RSB1 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO70RSB1 | | | H2 | FF/GEB2/IO67RSB1 | | | H3 | IO65RSB1 | | | H4 | IO62RSB1 | | | H5 | IO59RSB1 | | | CS81 | | | |-----------------|-------------------|--| | Pin Number | AGLN060Z Function | | | H6 | IO56RSB1 | | | H7 <sup>2</sup> | GDA2/IO51RSB1 | | | H8 | TDI | | | H9 | TDO | | | J1 | GEA2/IO68RSB1 | | | J2 | GEC2/IO66RSB1 | | | J3 | IO64RSB1 | | | J4 | IO61RSB1 | | | J5 | IO58RSB1 | | | J6 | IO55RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | #### Notes: - 1. Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN060Z-CS81. - 2. The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin H7 in AGLN060Z-CS81. 4-10 Revision 19 | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | A1 | GAA0/IO00RSB0 | | | A2 | GAA1/IO01RSB0 | | | A3 | GAC0/IO04RSB0 | | | A4 | IO07RSB0 | | | A5 | IO09RSB0 | | | A6 | IO12RSB0 | | | A7 | GBB0/IO16RSB0 | | | A8 | GBA1/IO19RSB0 | | | A9 | GBA2/IO20RSB1 | | | B1 | GAA2/IO67RSB3 | | | B2 | GAB0/IO02RSB0 | | | В3 | GAC1/IO05RSB0 | | | B4 | IO06RSB0 | | | B5 | IO10RSB0 | | | B6 | GBC0/IO14RSB0 | | | В7 | GBB1/IO17RSB0 | | | B8 | IO21RSB1 | | | В9 | GBB2/IO22RSB1 | | | C1 | GAB2/IO65RSB3 | | | C2 | IO66RSB3 | | | C3 | GND | | | C4 | IO08RSB0 | | | C5 | IO11RSB0 | | | C6 | GND | | | C7 | GBA0/IO18RSB0 | | | C8 | GBC2/IO23RSB1 | | | C9 | IO24RSB1 | | | D1 | GAC2/IO63RSB3 | | | D2 | IO64RSB3 | | | D3 | GFA2/IO56RSB3 | | | D4 | VCC | | | D5 | VCCIB0 | | | D6 | GND | | | D7 | IO30RSB1 | | | D8 | GCC1/IO25RSB1 | | | D9 | GCC0/IO26RSB1 | | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | E1 | GFB0/IO59RSB3 | | | E2 | GFB1/IO60RSB3 | | | E3 | GFA1/IO58RSB3 | | | E4 | VCCIB3 | | | E5 | VCC | | | E6 | VCCIB1 | | | E7 | GCA0/IO28RSB1 | | | E8 | GCA1/IO27RSB1 | | | E9 | GCB2/IO29RSB1 | | | F1* | VCCPLF | | | F2* | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB2 | | | F6 | GND | | | F7 | GDA1/IO33RSB1 | | | F8 | GDC1/IO31RSB1 | | | F9 | GDC0/IO32RSB1 | | | G1 | GEA0/IO51RSB3 | | | G2 | GEC1/IO54RSB3 | | | G3 | GEC0/IO53RSB3 | | | G4 | IO45RSB2 | | | G5 | IO42RSB2 | | | G6 | IO37RSB2 | | | G7 | GDB2/IO35RSB2 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO52RSB3 | | | H2 | FF/GEB2/IO49RSB2 | | | H3 | IO47RSB2 | | | H4 | IO44RSB2 | | | H5 | IO41RSB2 | | | H6 | IO39RSB2 | | | H7 | GDA2/IO34RSB2 | | | H8 | TDI | | | H9 | TDO | | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | J1 | GEA2/IO50RSB2 | | | J2 | GEC2/IO48RSB2 | | | J3 | IO46RSB2 | | | J4 | IO43RSB2 | | | J5 | IO40RSB2 | | | J6 | IO38RSB2 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN250Z-CS81. 4-14 Revision 19 | QN48 | | | | |------------|---------------------|--|--| | | | | | | Pin Number | AGLN010<br>Function | | | | 1 | GEC0/IO37RSB1 | | | | 2 | IO36RSB1 | | | | 3 | GEA0/IO34RSB1 | | | | 4 | IO22RSB1 | | | | 5 | GND | | | | 6 | VCCIB1 | | | | 7 | IO24RSB1 | | | | 8 | IO33RSB1 | | | | 9 | IO26RSB1 | | | | 10 | IO32RSB1 | | | | 11 | IO27RSB1 | | | | 12 | IO29RSB1 | | | | 13 | IO30RSB1 | | | | 14 | FF/IO31RSB1 | | | | 15 | IO28RSB1 | | | | 16 | IO25RSB1 | | | | 17 | IO23RSB1 | | | | 18 | VCC | | | | 19 | VCCIB1 | | | | 20 | IO17RSB1 | | | | 21 | IO14RSB1 | | | | 22 | TCK | | | | 23 | TDI | | | | 24 | TMS | | | | 25 | VPUMP | | | | 26 | TDO | | | | 27 | TRST | | | | 28 | VJTAG | | | | 29 | IO11RSB0 | | | | 30 | IO10RSB0 | | | | 31 | IO09RSB0 | | | | 32 | IO08RSB0 | | | | 33 | VCCIB0 | | | | 34 | GND | | | | 35 | VCC | | | | QN48 | | | |------------|---------------------|--| | Pin Number | AGLN010<br>Function | | | 36 | IO07RSB0 | | | 37 | IO06RSB0 | | | 38 | GDA0/IO05RSB0 | | | 39 | IO03RSB0 | | | 40 | GDC0/IO01RSB0 | | | 41 | IO12RSB1 | | | 42 | IO13RSB1 | | | 43 | IO15RSB1 | | | 44 | IO16RSB1 | | | 45 | IO18RSB1 | | | 46 | IO19RSB1 | | | 47 | IO20RSB1 | | | 48 | IO21RSB1 | | 4-16 Revision 19 ## **QN68** #### Notes: - 1. This is the bottom view of the package. - 2. The die attach paddle of the package is tied to ground (GND). ## Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. 4-18 Revision 19 | QN68 | | | |---------------|--|--| | AGLN020 | | | | Function | | | | IO60RSB2 | | | | IO54RSB2 | | | | IO52RSB2 | | | | IO50RSB2 | | | | IO49RSB2 | | | | GEC0/IO48RSB2 | | | | GEA0/IO47RSB2 | | | | VCC | | | | GND | | | | VCCIB2 | | | | IO46RSB2 | | | | IO45RSB2 | | | | IO44RSB2 | | | | IO43RSB2 | | | | IO42RSB2 | | | | IO41RSB2 | | | | IO40RSB2 | | | | FF/IO39RSB1 | | | | IO37RSB1 | | | | IO35RSB1 | | | | IO33RSB1 | | | | IO31RSB1 | | | | IO30RSB1 | | | | VCC | | | | GND | | | | VCCIB1 | | | | IO27RSB1 | | | | IO25RSB1 | | | | IO23RSB1 | | | | IO21RSB1 | | | | IO19RSB1 | | | | TCK | | | | TDI | | | | TMS | | | | VPUMP | | | | | | | | QN68 | | | |------------|---------------------|--| | Pin Number | AGLN020<br>Function | | | 36 | TDO | | | 37 | TRST | | | 38 | VJTAG | | | 39 | IO17RSB0 | | | 40 | IO16RSB0 | | | 41 | GDA0/IO15RSB0 | | | 42 | GDC0/IO14RSB0 | | | 43 | IO13RSB0 | | | 44 | VCCIB0 | | | 45 | GND | | | 46 | VCC | | | 47 | IO12RSB0 | | | 48 | IO11RSB0 | | | 49 | IO09RSB0 | | | 50 | IO05RSB0 | | | 51 | IO00RSB0 | | | 52 | IO07RSB0 | | | 53 | IO03RSB0 | | | 54 | IO18RSB1 | | | 55 | IO20RSB1 | | | 56 | IO22RSB1 | | | 57 | IO24RSB1 | | | 58 | IO28RSB1 | | | 59 | NC | | | 60 | GND | | | 61 | NC | | | 62 | IO32RSB1 | | | 63 | IO34RSB1 | | | 64 | IO36RSB1 | | | 65 | IO61RSB2 | | | 66 | IO58RSB2 | | | 67 | IO56RSB2 | | | 68 | IO63RSB2 | | 4-20 Revision 19 # 5 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each version of the IGLOO nano datasheet. | Revision | Changes | Page | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Revision 19<br>(October 2015) | Modified the note to include device/package obsoletion information in "Features and Benefits" section (SAR 69724). | | | | Added a note under Security Feature "Y" in "IGLOO nano Ordering Information" section (SAR 70553). | 1-IV | | | Modified AGLN250 pin assignment table to match with I/O Attribute Editor tool from Libero in "CS81" Package (SAR 59049). | 4-6 | | | Modified the nominal area to 25 for CS81 Package in Table 1 (SAR 71127). | 1-II | | | Modified the title of AGLN125Z pin assignment table for "CS81" Package (SAR 71127). | 4-6 | | Revision 18<br>(November 2013) | Modified the "Device Marking" section and updated Figure 1 • Example of Device Marking for Small Form Factor Packages to reflect updates suggested per CN1004 published on 5/10/2010 (SAR 52036). | V | | Revision 17<br>(May 2013) | Deleted details related to Ambient temperature from "Enhanced Commercial Temperature Range", "IGLOO nano Ordering Information", "Temperature Grade Offerings", and Table 2-2 • Recommended Operating Conditions <sup>1</sup> to remove ambiguities arising due to the same, and modified Note 2 (SAR 47063). | I, IV, VI,<br>and 2-2 | | Revision 16<br>(December 2012) | The "IGLOO nano Ordering Information" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43174). | IV | | | The note in Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42565). | 2-70,<br>2-71 | | | Live at Power-Up (LAPU) has been replaced with 'Instant On'. | NA | | Revision 15<br>(September 2012) | The status of the AGLN125 device has been modified from 'Advance' to 'Production' in the "IGLOO nano Device Status" section (SAR 41416). | III | | | Libero Integrated Design Environment (IDE) was changed to Libero System-on-Chip (SoC) throughout the document (SAR 40274). | NA | | Revision 14<br>(September 2012) | The "Security" section was modified to clarify that Microsemi does not support read-back of programmed data. | 1-2 | | Revision 13<br>(June 2012) | Figure Figure 2-34 • FIFO Read and Figure 2-35 • FIFO Write have been added (SAR 34842). | 2-82 | | | The following sentence was removed from the "VMVx I/O Supply Voltage (quiet)" section in the "Pin Descriptions" section: "Within the package, the VMV plane is decoupled from the simultaneous switching noise originating from the output buffer VCCI domain" and replaced with "Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks" (SAR 38319). The datasheet mentions that "VMV pins must be connected to the corresponding VCCI pins" for an ESD enhancement. | 3-1 | **Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 #### E-mail: sales.support@microsemi.com © 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,600 employees globally. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.