



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Active                                                                |
| Core Processor             | S08                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 20MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SCI, SPI                                    |
| Peripherals                | LCD, PWM, WDT                                                         |
| Number of I/O              | 45                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 2K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                           |
| Data Converters            | A/D 16x16b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 80-LQFP                                                               |
| Supplier Device Package    | 80-LQFP (14x14)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08gw32clk |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1 | Devices in the MC9S08GW64 Series                |                    | 3       | 3.10.1 Control Timing                  | 29   |
|---|-------------------------------------------------|--------------------|---------|----------------------------------------|------|
| 2 | Pin Assignments                                 |                    | 3       | 3.10.2 Timer (TPM/FTM) Module Timing   | 30   |
| 3 | Electrical Characteristics                      |                    | 3       | 3.10.3 SPI Timing                      | . 31 |
|   | 3.1 Introduction                                |                    | 3.11 A  | Analog Comparator (PRACMP) Electricals | 34   |
|   | 3.2 Parameter Classification                    |                    | 3.12 A  | ADC Characteristics                    | 34   |
|   | 3.3 Absolute Maximum Ratings                    |                    | 3.13 \  | REF Characteristics                    | 39   |
|   | 3.4 Thermal Characteristics                     |                    | 3.14 L  | .CD Specifications                     | 40   |
|   | 3.5 ESD Protection and Latch-Up Immi            | unity              | 3.15 F  | LASH Specifications                    | 40   |
|   | 3.6 DC Characteristics                          |                    | Orderir | ng Information                         | 41   |
|   | 3.7 Supply Current Characteristics              |                    | 4.1     | Device Numbering System                | 41   |
|   | 3.8 External Oscillator (XOSCVLP) Cha           | aracteristics 26 5 | Packag  | e Information and Mechanical Drawings  | 41   |
|   | 3.9 Internal Clock Source (ICS) Characteristics | eteristics         |         | _                                      |      |
|   | 3.10 AC Characteristics                         |                    |         |                                        |      |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date       | Description of Changes                                                                                                                                  |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 5/26/2010  | Initial public release                                                                                                                                  |
| 2   | 10/29/2010 | Completed all the TBDs. Updated the voltage output data in the Table 20. Changed the classification marking of II <sub>InT</sub> I to C in the Table 8. |
| 3   | 1/28/2011  | Updated Table 7.                                                                                                                                        |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08GW64RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

#### **Devices in the MC9S08GW64 Series**

- There are two 16-bit ADC modules, so two parallel conversions at two channels can be made simultaneously.
- $^{2}\,$  Each differential channel consists of two pins (DADPx and DADMx).
- <sup>3</sup> The I/O pins include one output-only pin.

The block diagram in Figure 1 shows the structure of the MC9S08GW64 series MCUs.

high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.

**Table 4. Absolute Maximum Ratings** 

| Rating                                                                                                            | Symbol           | Value                    | Unit |
|-------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                                                    | $V_{DD}$         | -0.3 to +3.8             | V    |
| Maximum current into V <sub>DD</sub>                                                                              | I <sub>DD</sub>  | 120                      | mA   |
| Digital input voltage                                                                                             | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins except PTA5 and PTB1) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ± 25                     | mA   |
| Instantaneous maximum current Single pin limit (applies to PTA5 and PTB1) <sup>1,2,3</sup>                        | I <sub>D</sub>   | ± 50                     | mA   |
| Storage temperature range                                                                                         | T <sub>stg</sub> | -55 to 150               | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

#### 3.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{\rm I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{\rm SS}$  or  $V_{\rm DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{\rm SS}$  or  $V_{\rm DD}$  will be very small.

**Table 5. Thermal Characteristics** 

| Rating                                 | Symbol            | Value                                         | Unit |
|----------------------------------------|-------------------|-----------------------------------------------|------|
| Operating temperature range (packaged) | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C   |
| Maximum junction temperature           | $T_J$             | 95                                            | °C   |
| Thermal resistance Single-layer board  |                   |                                               |      |
| 80-pin LQFP                            | $\theta_{\sf JA}$ | 61                                            | °C/W |
| 64-pin LQFP                            |                   | 70                                            |      |
| Thermal resistance<br>Four-layer board |                   |                                               |      |
| 80-pin LQFP                            | $\theta_{\sf JA}$ | 48                                            | °C/W |
| 64-pin LQFP                            |                   | 52                                            |      |

MC9S08GW64 Series MCU Data Sheet, Rev. 3

<sup>&</sup>lt;sup>2</sup> All functional non-supply pins are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).

Table 7. ESD and Latch-Up Protection Characteristics

| No. | Rating <sup>1</sup>                                                                                                                                                                                 | Symbol           | Min               | Max | Unit |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----|------|
| 1   | Human body model (HBM)                                                                                                                                                                              | V <sub>HBM</sub> | ±2000             | _   | V    |
| 2   | Machine Model (MM)                                                                                                                                                                                  | V <sub>MM</sub>  | ±200              | _   | V    |
| 3   | Charge device model (CDM)                                                                                                                                                                           | V <sub>CDM</sub> | ±500              | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 85°C (applies to all pins except pin 31EXTAL1 and pin 30 XTAL1 in 80-pin package, applies to all pins except pin 23 EXTAL1 and pin 24 XTAL1 in 64-pin package) | I <sub>LAT</sub> | ±100 <sup>2</sup> | ı   | mA   |
|     | Latch-up current at $T_A = 85^{\circ}C$ (applies to pin 31EXTAL1 and pin 30 XTAL1 in 80-pin package, applies to pin 23 EXTAL1 and pin 24 XTAL1 in 64-pin package)                                   | I <sub>LAT</sub> | ±62 <sup>3</sup>  | -   | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 3.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 8. DC Characteristics** 

| Num | С | C                   | Characteristic                          | Symbol           | Condition                                             | Min                   | Typ <sup>1</sup> | Max | Unit |
|-----|---|---------------------|-----------------------------------------|------------------|-------------------------------------------------------|-----------------------|------------------|-----|------|
| 1   |   | Operating Vol       | tage                                    |                  |                                                       | 1.8                   |                  | 3.6 | V    |
| 2   | С | Output high voltage | All non-LCD pins low-drive strength     | V <sub>OH</sub>  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _                | _   | V    |
|     | Р | _                   | All non-LCD pins<br>high-drive strength |                  | $V_{DD} > 2.7 \text{ V}$ $I_{Load} = -10 \text{ mA}$  | V <sub>DD</sub> – 0.5 | _                | _   |      |
|     | С |                     |                                         |                  | $V_{DD} > 1.8 V$ $I_{Load} = -3 \text{ mA}$           | V <sub>DD</sub> – 0.5 | _                | _   |      |
| 3   | С | Output high voltage | All LCD/GPIO pins<br>low-drive strength | V <sub>OH</sub>  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -0.5 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _                | _   | V    |
|     | Р | _                   | All LCD/GPIO pins high-drive strength   |                  | $V_{DD} > 2.7 V$ $I_{Load} = -2.5 \text{ mA}$         | V <sub>DD</sub> – 0.5 | _                | _   |      |
|     | С |                     |                                         |                  | $V_{DD} > 1.8 \text{ V}$ $I_{Load} = -1 \text{ mA}$   | V <sub>DD</sub> – 0.5 | _                | _   |      |
| 4   | D | Output high current | Max total I <sub>OH</sub> for all ports | I <sub>OHT</sub> |                                                       | _                     |                  | 100 | mA   |

 $<sup>^2</sup>$  These pins meet JESD78A Class II (section 1.2) Level A (section 1.3) requirement of  $\pm 100$ mA.

 $<sup>^3</sup>$  This pin meets JESD78A Class II (section 1.2) Level B (section 1.3) characterization to  $\pm 62$ mA.





Figure 7. Typical Low-Side Driver (Sink) Characteristics(Non LCD pins) — High Drive (PTxDSn = 1)





Figure 8. Typical High-Side (Source) Characteristics (Non LCD pins)— Low Drive (PTxDSn = 0)





Figure 9. Typical High-Side (Source) Characteristics(Non LCD pins) — High Drive (PTxDSn = 1)

#### **Electrical Characteristics**





Figure 10. Typical Low-Side Driver (Sink) Characteristics(LCD/GPIO pins) — Low Drive (PTxDSn = 0)





Figure 11. Typical Low-Side Driver (Sink) Characteristics(LCD/GPIO pins) — High Drive (PTxDSn = 1)





Figure 13. Typical High-Side (Source) Characteristics(LCD/GPIO pins) — High Drive (PTxDSn = 1)

**Table 9. Supply Current Characteristics** 

#### 3.7 **Supply Current Characteristics**

This section includes information about power supply current in various operating modes.

| Num | С | Parameter                                              | Symbol           | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typ <sup>1</sup> | Max  | Unit | Temp<br>(°C) |
|-----|---|--------------------------------------------------------|------------------|-----------------|------------------------|------------------|------|------|--------------|
| 1   | С | Run supply current                                     | RI <sub>DD</sub> | 20 MHz          | _                      | 17.4             | 20.5 | mA   | −40 to 85°C  |
|     | Т | FEI mode, all modules on, running from Flash           |                  | 2 MHz           | 3                      | 2.6              | _    |      |              |
| 2   | С | Run supply current                                     | RI <sub>DD</sub> | 20 MHz          | _                      | 10.5             | _    | mA   | −40 to 85°C  |
|     | Т | FEI mode, all modules off, running from Flash          |                  | 2 MHz           | 3                      | 1.6              |      |      |              |
| 3   | Т | Run supply current<br>LPRS=0, all modules off, running | RI <sub>DD</sub> | 16 kHz<br>FBILP | 3                      | 158              | _    | μА   | –40 to 85°C  |
|     | Т | from Flash                                             |                  | 16 kHz<br>FBELP |                        | 148              |      |      |              |
| 4   | Т | Run supply current LPRS=1, all modules off; running    | RI <sub>DD</sub> | 16 kHz<br>FBILP | 3                      | 160              | _    | μΑ   | –40 to 85°C  |
|     | Т | from Flash                                             |                  | 16 kHz<br>FBELP |                        | 23               | _    |      |              |

MC9S08GW64 Series MCU Data Sheet, Rev. 3

## 3.8 External Oscillator (XOSCVLP) Characteristics

Reference Figure 14 and Figure 15 for crystal or resonator circuits.

Table 11. XOSCVLP and ICS Specifications (Temperature Range = −40 to 85°C Ambient)

| Num | С | Characteristic                                                                                                                                                                                                               | Symbol                                                | Min              | Typ <sup>1</sup>      | Max              | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------|-----------------------|------------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1), high gain (HGO = 1) High range (RANGE = 1), low power (HGO = 0)                                                       | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1     | _<br>_<br>_           | 38.4<br>16<br>8  | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors Low range (RANGE=0), low power (HGO=0) Other oscillator settings                                                                                                                                             | C <sub>1,</sub> C <sub>2</sub>                        |                  | See No                |                  |                   |
| 3   | D | Feedback resistor Low range, low power (RANGE=0, HGO=0) <sup>2</sup> Low range, high gain (RANGE=0, HGO=1) High range (RANGE=1, HGO=X)                                                                                       | R <sub>F</sub>                                        |                  | —<br>10<br>1          | _<br>_<br>_      | ΜΩ                |
| 4   | D | Series resistor — Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup> Low range, high gain (RANGE = 0, HGO = 1) High range, low power (RANGE = 1, HGO = 0) High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub>                                        | 111 111          |                       |                  | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup> Low range, low power Low range, high gain High range, low power High range, high gain                                                                                                     | t<br>CSTL<br>t<br>CSTH                                | _<br>_<br>_<br>_ | 600<br>400<br>5<br>15 | _<br>_<br>_<br>_ | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE mode FBE or FBELP mode                                                                                                                                        | f <sub>extal</sub>                                    | 0.03125<br>0     | _                     | 20<br>20         | MHz<br>MHz        |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

<sup>&</sup>lt;sup>2</sup> Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE=HGO=0.

<sup>&</sup>lt;sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.



Figure 14. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



Figure 15. Typical Crystal or Resonator Circuit: Low Range/Low Power

# 3.9 Internal Clock Source (ICS) Characteristics

**Table 12. ICS Frequency Specifications (Temperature Range = −40 to 85°C Ambient)** 

| Num | С | Characteristic                                                                                | Symbol                   | Min   | Typ <sup>1</sup> | Max    | Unit              |
|-----|---|-----------------------------------------------------------------------------------------------|--------------------------|-------|------------------|--------|-------------------|
| 1   | Р | Average internal reference frequency — factory trimmed at VDD = 3.6 V and temperature = 25 °C | f <sub>int_ft</sub>      |       | 32.768           | 1      | kHz               |
| 2   | Р | Average internal reference frequency - trimmed                                                | f <sub>int_t</sub>       | 31.25 |                  | 39.063 | kHz               |
| 3   | Т | Internal reference start-up time                                                              | t <sub>IRST</sub>        | 1     |                  | 6      | μS                |
| 4   | Р | DCO output frequency range - untrimmed                                                        | f <sub>dco_ut</sub>      | 12.8  | 16.8             | 21.33  | MHz               |
| 5   | Р | DCO output frequency range - trimmed                                                          | f <sub>dco_t</sub>       | 16    | _                | 20     | MHz               |
| 6   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM)     | $\Delta f_{dco\_res\_t}$ |       | ± 0.1            | ± 0.2  | %f <sub>dco</sub> |
| 7   | O | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM) | $\Delta f_{dco\_res\_t}$ |       | ± 0.2            | ± 0.4  | %f <sub>dco</sub> |
| 8   | С | Total deviation from trimmed DCO output frequency over voltage and temperature                | $\Delta f_{dco\_t}$      | _     | + 0.5<br>-1.0    | ± 2    | %f <sub>dco</sub> |

MC9S08GW64 Series MCU Data Sheet, Rev. 3

#### **Electrical Characteristics**

Table 12. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued)

| Num | С | Characteristic                                                                                             | Symbol               | Min | Typ <sup>1</sup> | Max | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------|----------------------|-----|------------------|-----|-------------------|
| 9   | С | Total deviation from trimmed DCO output frequency over fixed voltage and temperature range of 0°C to 70 °C | Δf <sub>dco_t</sub>  | _   | ± 0.5            | ± 1 | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>2</sup>                                                                          | t <sub>Acquire</sub> | _   | _                | 1   | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) $^{\rm 3}$                              | C <sub>Jitter</sub>  | _   | 0.02             | 0.2 | %f <sub>dco</sub> |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

#### Deviation of DCO Output from Trimmed Frequency



Figure 16. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

### 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

<sup>&</sup>lt;sup>2</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in the crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.

### 3.10.1 Control Timing

**Table 13. Control Timing** 

| Num | С | Rating                                                                                                                                                                             | Symbol                                | Min                           | Typ <sup>1</sup> | Max  | Unit |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                                             | f <sub>Bus</sub>                      | dc                            | _                | 20   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                                               | t <sub>LPO</sub>                      | 700                           | _                | 1300 | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                                            | t <sub>extrst</sub>                   | 100                           | _                | _    | ns   |
| 4   | D | Reset low drive                                                                                                                                                                    | t <sub>rstdrv</sub>                   | 34 x t <sub>cyc</sub>         | _                | _    | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                                           | t <sub>MSSU</sub>                     | 500                           | _                | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                                               | t <sub>MSH</sub>                      | 100                           | _                | _    | μS   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                                       | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 x t <sub>cyc</sub> |                  | _    | ns   |
| 8   | D | Keyboard interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                        | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 x t <sub>cyc</sub> |                  | _    | ns   |
| 9   | С | Port rise and fall time — Non-LCD Pins  Low output drive (PTxDS = 0) (load = 50 pF) <sup>5, 6</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23         |      | ns   |
|     |   | Port rise and fall time — Non-LCD Pins  High output drive (PTxDS = 1) (load = 50 pF) <sup>5, 6</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 5<br>9           |      | ns   |
| 10  | С | Voltage Regulator Recovery time                                                                                                                                                    | t <sub>VRR</sub>                      | _                             | 6                | 10   | us   |

Typical values are based on characterization data at  $V_{DD} = 3.0 \text{ V}$ , 25°C unless otherwise stated.

<sup>&</sup>lt;sup>6</sup> Except for LCD pins in Open Drain mode.



MC9S08GW64 Series MCU Data Sheet, Rev. 3

 $<sup>^{2}</sup>$  This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

 $<sup>^3</sup>$  To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of  $t_{MSH}$  after  $v_{DD}$  rises above  $v_{LVD}$ .

<sup>&</sup>lt;sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.

 $<sup>^{5}</sup>$  Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range  $-40^{\circ}$ C to 85°C.



Figure 18. IRQ/KBIPx Timing

### 3.10.2 Timer (TPM/FTM) Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

С No. **Function Symbol** Unit Min Max 1 D External clock frequency 0 f<sub>Bus</sub>/4 Hz f<sub>TCLK</sub> 2 D External clock period 4  $\rm t_{\rm cyc}$ **t**TCLK 3 D External clock high time  $t_{clkh}$ 1.5  $t_{cyc}$ 4 D External clock low time 1.5 t<sub>clkl</sub>  $\rm t_{\rm cyc}$ 5 D Input capture pulse width 1.5 t<sub>ICPW</sub>  $t_{cyc}$ 

**Table 14. TPM Input Timing** 



Figure 19. Timer External Clock





NOTE:

1. Not defined but normally MSB of character just received.

Figure 22. SPI Slave Timing (CPHA = 0)



NOTE:

1. Not defined but normally LSB of character just received.

Figure 23. SPI Slave Timing (CPHA = 1)

MC9S08GW64 Series MCU Data Sheet, Rev. 3 Freescale Semiconductor 33

#### **Electrical Characteristics**



Figure 24. ADC Input Impedance Equivalency Diagram

Table 18. 16-bit ADC Characteristics full operating range( $V_{REFH} = V_{DDAD}$ ,  $V_{REFL} = V_{SSAD}$ ,  $F_{ADCK} \le 10 MHz$ )

| Characteristic                      | Conditions <sup>1</sup>                   | С | Symb               | Min | Typ <sup>2</sup> | Max | Unit | Comment                |
|-------------------------------------|-------------------------------------------|---|--------------------|-----|------------------|-----|------|------------------------|
| Supply Current                      | ADLPC = 1, ADHSC = 0                      |   |                    | _   | 215              | _   |      | ADLOMD O               |
|                                     | ADLPC = 0, ADHSC = 0                      | Т | I <sub>DDA</sub>   | _   | 540              | _   | μΑ   | ADLSMP = 0<br>ADCO = 1 |
|                                     | ADLPC=0, ADHSC=1                          |   |                    | ı   | 610              | _   |      |                        |
| Supply Current                      | Stop, Reset, Module Off                   | С | I <sub>DDA</sub>   | _   | 0.072            | _   | μА   |                        |
| ADC<br>Asynchronous<br>Clock Source | ADLPC = 1, ADHSC = 0                      |   |                    | _   | 2.4              | _   |      |                        |
|                                     | ADLPC = 0, ADHSC = 0                      | Р | f <sub>ADACK</sub> | ı   | 5.2              | _   |      | t <sub>ADACK</sub> =   |
|                                     | ADLPC = 0, ADHSC = 1                      |   |                    | _   | 6.2              | _   |      | 1/f <sub>ADACK</sub>   |
| Sample Time                         | See reference manual for sample times     |   |                    |     |                  |     |      |                        |
| Conversion<br>Time                  | See reference manual for conversion times |   |                    |     |                  |     |      |                        |

All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDAD}$ 

Typical values assume V<sub>DDAD</sub> = 3.0V, Temp = 25°C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

## 3.14 LCD Specifications

Table 21. LCD Electricals, 3-V Glass

| С | Characteristic                    |             | Symbol             | Min  | Тур  | Max               | Unit       |
|---|-----------------------------------|-------------|--------------------|------|------|-------------------|------------|
| D | LCD Frame Frequency               |             | f <sub>Frame</sub> | 28   | 30   | 58                | Hz         |
| D | LCD Charge Pump Capacitance       |             | C <sub>LCD</sub>   |      | 100  | 100               | nF         |
| D | LCD Bypass Capacitance            |             | C <sub>BYLCD</sub> |      | 100  | 100               | nF         |
| D | LCD Glass Capacitance             |             | C <sub>glass</sub> |      | 2000 | 8000              | pF         |
| D | V <sub>IREG</sub>                 | HRefSel = 0 | V <sub>IREG</sub>  | .89  | 1.00 | 1.15              | V          |
|   |                                   | HRefSel = 1 |                    | 1.49 | 1.67 | 1.85 <sup>1</sup> |            |
| D | V <sub>IREG</sub> TRIM Resolution |             | $\Delta_{RTRIM}$   | 1.5  |      |                   | %          |
|   |                                   |             |                    |      |      |                   | $V_{IREG}$ |
| D | V <sub>IREG</sub> Ripple          | HRefSel = 0 |                    |      |      | .1                | V          |
|   |                                   | HRefSel = 1 |                    |      |      | .15               |            |

<sup>&</sup>lt;sup>1</sup> V<sub>IREG</sub> Max can not exceed V<sub>DD</sub> -0.15 V

## 3.15 FLASH Specifications

This section provides details about program/erase times and program-erase endurance for the FLASH memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

**Table 22. FLASH Characteristics** 

| С | Characteristic                                                                     | Symbol                  | Min    | Typical           | Max    | Unit              |
|---|------------------------------------------------------------------------------------|-------------------------|--------|-------------------|--------|-------------------|
| D | Supply voltage for program/erase -40°C to 85°C                                     | V <sub>prog/erase</sub> | 1.8    |                   | 3.6    | V                 |
| D | Supply voltage for read operation                                                  | V <sub>Read</sub>       | 1.8    |                   | 3.6    | V                 |
| D | Internal FCLK frequency <sup>1</sup>                                               | f <sub>FCLK</sub>       | 150    |                   | 200    | kHz               |
| D | Internal FCLK period (1/FCLK)                                                      | t <sub>Fcyc</sub>       | 5      |                   | 6.67   | μS                |
| Р | Byte program time (random location) <sup>2</sup>                                   | t <sub>prog</sub>       | 9      |                   |        | t <sub>Fcyc</sub> |
| Р | Byte program time (burst mode) <sup>2</sup>                                        | t <sub>Burst</sub>      |        | t <sub>Fcyc</sub> |        |                   |
| Р | Page erase time <sup>2</sup>                                                       | t <sub>Page</sub>       | 4000   |                   |        | t <sub>Fcyc</sub> |
| Р | Mass erase time <sup>2</sup>                                                       | t <sub>Mass</sub>       | 20,000 |                   |        | t <sub>Fcyc</sub> |
| D | Byte program current <sup>3</sup>                                                  | R <sub>IDDBP</sub>      | _      | 4                 | _      | mA                |
| D | Page erase current <sup>3</sup>                                                    | R <sub>IDDPE</sub>      | _      | 6                 | _      | mA                |
| С | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to + 85°C $T = 25$ °C | •                       | 10,000 | <br>100,000       | _<br>_ | cycles            |
| С | Data retention <sup>5</sup>                                                        | t <sub>D_ret</sub>      | 15     | 100               | 1      | years             |

The frequency of this clock is controlled by a software setting.

MC9S08GW64 Series MCU Data Sheet, Rev. 3

- These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.
- <sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 3.0 \text{ V}$ , bus frequency = 4.0 MHz.
- <sup>4</sup> Typical endurance for FLASH was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, *Typical Endurance for Nonvolatile Memory*.
- Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, Typical Data Retention for Nonvolatile Memory.

# 4 Ordering Information

This section contains the ordering information and the device numbering system for the MC9S08GW64 Series.

### 4.1 Device Numbering System

Example of the device numbering system:



# 5 Package Information and Mechanical Drawings

Table 23 provides the available package types and their document numbers. The latest package outline/mechanical drawings are available on the MC9S08GW64 Series Product Summary pages at http://www.freescale.com.

To view the latest drawing, either:

- Click on the appropriate link in Table 23, or
- Open a browser to the Freescale® website (http://www.freescale.com), and enter the appropriate document number (from Table 23) in the "Enter Keyword" search box at the top of the page.

| Pin Count | Package Type          | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------|--------------|------------|----------|--------------|
| 80        | Low Quad Flat Package | LQFP         | LK         | 917A     | 98ASS23237W  |
| 64        | Low Quad Flat Package | LQFP         | LH         | 840F     | 98ASS23234W  |

**Table 23. Package Descriptions** 

#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Information in this document is provided solely to enable system and software

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM7TDMI-S is the trademark of ARM Limited.

The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org

© Freescale Semiconductor, Inc. 2010-2011. All rights reserved.

Document Number: MC9S08GW64

Rev. 3 1/2011

