



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART               |
| Peripherals                | DMA, POR, PWM, WDT                                                    |
| Number of I/O              | 19                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 12К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 14x12b; D/A 3x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f328c8t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|   |      | 6.3.6    | External clock source characteristics63 |
|---|------|----------|-----------------------------------------|
|   |      | 6.3.7    | Internal clock source characteristics   |
|   |      | 6.3.8    | PLL characteristics                     |
|   |      | 6.3.9    | Memory characteristics                  |
|   |      | 6.3.10   | EMC characteristics                     |
|   |      | 6.3.11   | Electrical sensitivity characteristics  |
|   |      | 6.3.12   | I/O current injection characteristics73 |
|   |      | 6.3.13   | I/O port characteristics                |
|   |      | 6.3.14   | NRST pin characteristics                |
|   |      | 6.3.15   | NPOR pin characteristics                |
|   |      | 6.3.16   | Timer characteristics                   |
|   |      | 6.3.17   | Communications interfaces               |
|   |      | 6.3.18   | ADC characteristics                     |
|   |      | 6.3.19   | DAC electrical specifications           |
|   |      | 6.3.20   | Comparator characteristics96            |
|   |      | 6.3.21   | Operational amplifier characteristics   |
|   |      | 6.3.22   | Temperature sensor (TS) characteristics |
| 7 | Pack | age cha  | racteristics                            |
|   | 7.1  | Packag   | e mechanical data                       |
|   | 7.2  | Therma   | al characteristics                      |
|   |      | 7.2.1    | Reference document                      |
|   |      | 7.2.2    | Selecting the product temperature range |
| 8 | Part | number   | ing 107                                 |
| 9 | Revi | sion his | tory                                    |



# List of figures

| Figure 1.  | STM32F328C8 block diagram                                                        | 11  |
|------------|----------------------------------------------------------------------------------|-----|
| Figure 2.  | Clock tree                                                                       | 16  |
| Figure 3.  | Infrared transmitter                                                             | 26  |
| Figure 4.  | LQFP48 pinout                                                                    | 28  |
| Figure 5.  | STM32F328C8 memory map                                                           | 40  |
| Figure 6.  | Pin loading conditions                                                           | 43  |
| Figure 7.  | Pin input voltage                                                                | 43  |
| Figure 8.  | Power supply scheme                                                              | 44  |
| Figure 9.  | Current consumption measurement scheme                                           | 45  |
| Figure 10. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] = '00') | 55  |
| Figure 11. | High-speed external clock source AC timing diagram                               | 64  |
| Figure 12. | Low-speed external clock source AC timing diagram                                | 64  |
| Figure 13. | Typical application with an 8 MHz crystal                                        | 66  |
| Figure 14. | Typical application with a 32.768 kHz crystal                                    | 68  |
| Figure 15. | HSI oscillator accuracy characterization results for soldered parts              | 69  |
| Figure 16. | TC and TTa I/O input characteristics - CMOS port                                 | 75  |
| Figure 17. | TC and TTa I/O input characteristics - TTL port                                  | 76  |
| Figure 18. | I/O AC characteristics definition                                                | 78  |
| Figure 19. | Recommended NRST pin protection                                                  | 79  |
| Figure 20. | SPI timing diagram - slave mode and CPHA = 0                                     | 84  |
| Figure 21. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                      | 84  |
| Figure 22. | SPI timing diagram - master mode <sup>(1)</sup>                                  | 85  |
| Figure 23. | ADC typical current consumption in single-ended and differential modes           | 87  |
| Figure 24. | ADC accuracy characteristics                                                     | 93  |
| Figure 25. | Typical connection diagram using the ADC                                         | 93  |
| Figure 26. | 12-bit buffered /non-buffered DAC                                                | 95  |
| Figure 27. | Maximum V <sub>REFINT</sub> scaler startup time from power down                  | 96  |
| Figure 28. | OPAMP Voltage Noise versus Frequency                                             | 99  |
| Figure 29. | LQFP48 – 7 x 7mm, 48-pin low-profile quad flat package outline                   | 102 |
| Figure 30. | LQFP48 recommended footprint                                                     | 103 |
| Figure 31. | LQFP48 marking example (package top view)                                        | 104 |
|            |                                                                                  |     |



# 2 Description

The STM32F328C8 family is based on the high-performance ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 RISC core operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU). The STM32F328C8 family incorporates high-speed embedded memories (up to 64 Kbytes of Flash memory, 12 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses.

The STM32F328C8 devices offer up to two fast 12-bit ADCs (5 Msps), up to three ultra-fast comparators, an operational amplifier, three DAC channels, a low-power RTC, one general-purpose 32-bit timer, one timer dedicated to motor control, and four general-purpose 16-bit timers. They also feature standard and advanced communication interfaces: one I<sup>2</sup>C, one SPI, up to three USARTs and one CAN.

The STM32F328C8 family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges from 1.8 V +/-8% power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F328C8 family offers devices in 48-pin packages.



### 3.2.3 Boot modes

At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PA2/PA3), I2C1 (PB6/PB7).

# 3.3 Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

# 3.4 **Power management**

### 3.4.1 Power supply schemes

- V<sub>SS</sub>, V<sub>DD</sub> = 1.8 V+/- 8%: external power supply for I/Os and core. It is provided externally through VDD pins.
- $V_{SSA}$ ,  $V_{DDA} = 1.65$  to 3.6 V: external analog power supply for ADC, DACs, comparators operational amplifiers, reset blocks, RCs and PLL. The minimum voltage to be applied to  $V_{DDA}$  differs from one analog peripherals to another. See the table below, summarizing the  $V_{DDA}$  ranges for analog peripherals. The  $V_{DDA}$  voltage level must be always greater or equal to the  $V_{DD}$  voltage level and must be provided first.

| Analog peripheral | Min V <sub>DDA</sub> supply | Max V <sub>DDA</sub> supply |
|-------------------|-----------------------------|-----------------------------|
| ADC/COMP          | 1.8 V                       | 3.6 V                       |
| DAC/OPAMP         | 2.4 V                       | 3.6 V                       |

Table 2. V<sub>DDA</sub> ranges for analog peripherals

 VBAT= 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch which is guaranteed in the full range of VDD) when VDD is not present.

### 3.4.2 Power supply supervision

The device power on reset is controlled through the external NPOR pin. The device remains in reset state when NPOR pin is held low. To guarantee a proper power-on reset, the NPOR



| Interconnect source                                                   | Interconnect<br>destination | Interconnect action           |  |  |  |  |
|-----------------------------------------------------------------------|-----------------------------|-------------------------------|--|--|--|--|
| CSS<br>CPU (hard fault)<br>RAM (parity error)<br>COMPx<br>PVD<br>GPIO | TIM1<br>TIM15, 16, 17       | Timer break                   |  |  |  |  |
|                                                                       | TIMx                        | External trigger, timer break |  |  |  |  |
| GPIO                                                                  | ADCx<br>DACx                | Conversion external trigger   |  |  |  |  |
| DACx                                                                  | COMPx                       | Comparator inverting input    |  |  |  |  |

Table 3. STM32F328C8 Peripheral interconnect matrix (continued)

*Note:* For more details about the interconnect actions, please refer to the corresponding sections in the RM0316 reference manual.

# 3.6 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator).

Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz.

TIM1 maximum frequency is 144 MHz.



### 3.10.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC1\_IN17. As the V<sub>BAT</sub> voltage may be higher than V<sub>DDA</sub>, and thus outside the ADC input range, the V<sub>BAT</sub> pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the V<sub>BAT</sub> voltage.

### 3.10.4 OPAMP2 reference voltage (VOPAMP2)

OPAMP2 reference voltage can be measured using ADC2 internal channel 17.

# 3.11 Digital-to-analog converter (DAC)

One 12-bit buffered DAC channel (DAC1\_OUT1) and two 12-bit unbuffered DAC channels (DAC1\_OUT2 and DAC2\_OUT1) can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.

This digital interface supports the following features:

- Three DAC output channels
- 8-bit or 12-bit monotonic output
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation (only on DAC1)
- Triangular-wave generation (only on DAC1)
- Dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- External triggers for conversion

# 3.12 Operational amplifier (OPAMP)

The STM32F328C8 embeds an operational amplifier (OPAMP2) with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement.

The operational amplifier features:

- 8 MHz GBP
- 0.5 mA output capability
- Rail-to-rail input/output
- In PGA mode, the gain can be programmed to 2, 4, 8 or 16.



# 3.13 Ultra-fast comparators (COMP)

The STM32F328C8 devices embed three ultra-fast rail-to-rail comparators (COMP2/4/6) which offer the features below:

- Programmable internal or external reference voltage
- Selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output
- Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 20: Embedded internal reference voltage* for values and parameters of the internal reference voltage.

All comparators can wake up from STOP mode, generate interrupts and breaks for the timers.

# 3.14 Timers and watchdogs

The STM32F328C8 includes advanced control timer, 5 general-purpose timers, basic timer, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers.

| Timer type          | Timer                                          | Timer Counter Counter Prescaler<br>resolution type factor |                                       | DMA<br>request<br>generation                | Capture/<br>compare<br>Channels | Complementar<br>y outputs |     |
|---------------------|------------------------------------------------|-----------------------------------------------------------|---------------------------------------|---------------------------------------------|---------------------------------|---------------------------|-----|
| Advanced control    | TIM1 <sup>(1)</sup>                            | 16-bit                                                    | Up, Down,<br>Up/Down                  | , Down,<br>D/Down<br>between 1<br>and 65536 |                                 | 4                         | Yes |
| General-<br>purpose | I-<br>e TIM2 32-bit Up, Down, be<br>Up/Down an |                                                           | Any integer<br>between 1<br>and 65536 | Yes                                         | 4                               | No                        |     |
| General-<br>purpose | TIM3 16-bit Up, Down,<br>Up/Down               |                                                           | Any integer<br>between 1<br>and 65536 | Yes                                         | 4                               | No                        |     |
| General-<br>purpose | General-<br>Durpose TIM15 16-bit Up            |                                                           | Any integer<br>between 1<br>and 65536 | Yes                                         | 2                               | 1                         |     |
| General-<br>purpose | neral- TIM16,<br>pose TIM17 16-bit Up          |                                                           | Any integer<br>between 1<br>and 65536 | Yes                                         | 1                               | 1                         |     |
| Basic               | Basic TIM6, TIM7 16-bit Up I                   |                                                           | Any integer<br>between 1<br>and 65536 | Yes                                         | 0                               | No                        |     |

Table 4. Timer feature comparison

1. TIM1 can be clocked from the PLL running at 144 MHz when the system clock source is the PLL and AHB or APB2 subsystem clocks are not divided by more than 2 cumulatively.



| USART modes/features <sup>(1)</sup>         | USART1 | USART2<br>USART3 |
|---------------------------------------------|--------|------------------|
| IrDA SIR ENDEC block                        | Х      | -                |
| LIN mode                                    | х      | -                |
| Dual clock domain and wakeup from Stop mode | Х      | -                |
| Receiver timeout interrupt                  | Х      | -                |
| Modbus communication                        | Х      | -                |
| Auto baud rate detection                    | Х      | -                |
| Driver Enable                               | Х      | Х                |

1. X = supported.

## 3.16.3 Serial peripheral interface (SPI)

A SPI interface allows to communicate up to 18 Mbits/s in slave and master modes in fullduplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

Refer to *Table 8* for the features available in SPI1.

|--|

| SPI features <sup>(1)</sup> | SPI1 |
|-----------------------------|------|
| Hardware CRC calculation    | Х    |
| Rx/Tx FIFO                  | х    |
| NSS pulse mode              | Х    |
| TI mode                     | Х    |

1. X = supported.

#### 3.16.4 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

# 3.17 Infrared transmitter

The STM32F328C8 devices provide an infrared transmitter solution. The solution is based on internal connections between TIM16 and TIM17 as shown in the figure below.

TIM17 is used to provide the carrier frequency and TIM16 provides the main signal to be sent. The infrared output signal is available on PB9 or PA13.

To generate the infrared remote control signals, TIM16 channel 1 and TIM17 channel 1 must be properly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming the two timers output compare channels.



| Pin Number |                                       |          |               | Pin functions          |                         |  |  |  |
|------------|---------------------------------------|----------|---------------|------------------------|-------------------------|--|--|--|
| LQFP48     | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Alternate<br>functions | Additional<br>functions |  |  |  |
| 47         | VSS                                   | S        | -             | -                      | -                       |  |  |  |
| 48         | VDD                                   | S        | -             | -                      | -                       |  |  |  |

Table 12. STM32F328C8 pin definitions (continued)

PC13, PC14 and PC15 are supplied through the power switch. Since the switch sinks only a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED). After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Review registers which is net react but the mean test. For details on how to manage these CPIOs refer to 1.

content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the reference manual.

2. These GPIOs offer a reduced touch sensing sensitivity. It is thus recommended to use them as sampling capacitor I/O.

3. This pin is powered by VDDA.



36/109

DocID026351 Rev 3

5

| Table 13. Alternate functions |     |            |                                              |                                   |                |               |                   |                       |                                              |                                             |                        |                         |      |      |                |          |              |
|-------------------------------|-----|------------|----------------------------------------------|-----------------------------------|----------------|---------------|-------------------|-----------------------|----------------------------------------------|---------------------------------------------|------------------------|-------------------------|------|------|----------------|----------|--------------|
|                               |     | AF0        | AF1                                          | AF2                               | AF3            | AF4           | AF5               | AF6                   | AF7                                          | AF8                                         | AF9                    | AF10                    | AF11 | AF12 | AF13           |          |              |
| Port                          |     | SYS_A<br>F | TIM2/<br>TIM15/<br>TIM16/<br>TIM17/<br>EVENT | TIM1/<br>TIM3/TI<br>M15/TI<br>M16 | TSC            | I2C1/<br>TIM1 | SPI1/In<br>frared | TIM1/<br>Infrare<br>d | USART1/<br>USART2/<br>USART3/<br>GPCOMP<br>6 | GPCO<br>MP2/<br>GPCO<br>MP4/<br>GPCO<br>MP6 | CAN/<br>TIM1/TI<br>M15 | TIM2/<br>TIM3/TI<br>M17 | TIM1 | TIM1 | OpAmp<br>2     | AF<br>14 | AF15         |
| Port A -                      | PA0 | -          | TIM2_<br>CH1/<br>TIM2_<br>ETR                | -                                 | TSC_G<br>1_IO1 | -             | -                 | -                     | USART2_<br>CTS                               | -                                           | -                      | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA1 | -          | TIM2_<br>CH2                                 | -                                 | TSC_G<br>1_IO2 | -             | -                 | -                     | USART2_<br>RTS_DE                            | -                                           | TIM15_<br>CH1N         | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA2 | -          | TIM2_<br>CH3                                 | -                                 | TSC_G<br>1_IO3 | -             | -                 | -                     | USART2_<br>TX                                | COMP2<br>_OUT                               | TIM15_<br>CH1          | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA3 | -          | TIM2_<br>CH4                                 | -                                 | TSC_G<br>1_IO4 | -             | -                 | -                     | USART2_<br>RX                                | -                                           | TIM15_<br>CH2          | -                       | -    | -    |                | -        | EVEN<br>TOUT |
|                               | PA4 | -          | -                                            | TIM3_<br>CH2                      | TSC_G<br>2_IO1 | -             | SPI1_N<br>SS      | -                     | USART2_<br>CK                                | -                                           | -                      | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA5 | -          | TIM2_<br>CH1/<br>TIM2_<br>ETR                | -                                 | TSC_G<br>2_IO2 | -             | SPI1_S<br>CK      | -                     | -                                            | -                                           | -                      | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA6 | -          | TIM16_<br>CH1                                | TIM3_<br>CH1                      | TSC_G<br>2_IO3 | -             | SPI1_<br>MISO     | TIM1_<br>BKIN         | -                                            | -                                           | -                      | -                       | -    | -    | OPAMP<br>2_DIG | -        | EVEN<br>TOUT |
|                               | PA7 | -          | TIM17_<br>CH1                                | TIM3_<br>CH2                      | TSC_G<br>2_IO4 | -             | SPI1_<br>MOSI     | TIM1_<br>CH1N         | -                                            | -                                           | -                      | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA8 | МСО        | -                                            | -                                 | -              | -             |                   | TIM1_<br>CH1          | USART1_<br>CK                                | -                                           | -                      | -                       | -    | -    | -              | -        | EVEN<br>TOUT |
|                               | PA9 | -          | -                                            | -                                 | TSC_G<br>4_IO1 | -             | -                 | TIM1_<br>CH2          | USART1_<br>TX                                | -                                           | TIM15_<br>BKIN         | TIM2_<br>CH3            | -    | -    | -              | -        | EVEN<br>TOUT |

Pinouts and pin description

STM32F328C8

| Bus  | Bus Boundary address      |        | Peripheral            |
|------|---------------------------|--------|-----------------------|
| AHB3 | 0x5000 0000 - 0x5000 03FF | 1 K    | ADC1 - ADC2           |
|      | 0x4800 1800 - 0x4FFF FFFF | ~132 M | Reserved              |
| AHB2 | 0x4800 1400 - 0x4800 17FF | 1 K    | GPIOF                 |
|      | 0x4800 1000 - 0x4800 13FF | 1 K    | Reserved              |
|      | 0x4800 0C00 - 0x4800 0FFF | 1 K    | GPIOD                 |
|      | 0x4800 0800 - 0x4800 0BFF | 1 K    | GPIOC                 |
| ANDZ | 0x4800 0400 - 0x4800 07FF | 1 K    | GPIOB                 |
|      | 0x4800 0000 - 0x4800 03FF | 1 K    | GPIOA                 |
|      | 0x4002 4400 - 0x47FF FFFF | ~128 M | Reserved              |
|      | 0x4002 4000 - 0x4002 43FF | 1 K    | TSC                   |
|      | 0x4002 3400 - 0x4002 3FFF | 3 K    | Reserved              |
|      | 0x4002 3000 - 0x4002 33FF | 1 K    | CRC                   |
|      | 0x4002 2400 - 0x4002 2FFF | 3 K    | Reserved              |
| AHB1 | 0x4002 2000 - 0x4002 23FF | 1 K    | Flash interface       |
|      | 0x4002 1400 - 0x4002 1FFF | 3 K    | Reserved              |
|      | 0x4002 1000 - 0x4002 13FF | 1 K    | RCC                   |
|      | 0x4002 0400 - 0x4002 0FFF | 3 K    | Reserved              |
|      | 0x4002 0000 - 0x4002 03FF | 1 K    | DMA1                  |
|      | 0x4001 8000 - 0x4001 FFFF | 32 K   | Reserved              |
|      | 0x4001 4C00 - 0x4001 73FF | 12 K   | Reserved              |
|      | 0x4001 4800 - 0x4001 4BFF | 1 K    | TIM17                 |
|      | 0x4001 4400 - 0x4001 47FF | 1 K    | TIM16                 |
|      | 0x4001 4000 - 0x4001 43FF | 1 K    | TIM15                 |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 K    | Reserved              |
| 4000 | 0x4001 3800 - 0x4001 3BFF | 1 K    | USART1                |
| APB2 | 0x4001 3400 - 0x4001 37FF | 1 K    | Reserved              |
|      | 0x4001 3000 - 0x4001 33FF | 1 K    | SPI1                  |
|      | 0x4001 2C00 - 0x4001 2FFF | 1 K    | TIM1                  |
|      | 0x4001 0800 - 0x4001 2BFF | 9 K    | Reserved              |
|      | 0x4001 0400 - 0x4001 07FF | 1 K    | EXTI                  |
|      | 0x4001 0000 - 0x4001 03FF | 1 K    | SYSCFG + COMP + OPAMP |
|      | 0x4000 9C00 - 0x4000 FFFF | 25 K   | Reserved              |

 Table 14. STM32F328C8 peripheral register boundary addresses



# 6.1.6 Power supply scheme



Figure 8. Power supply scheme

**Caution:** Each power supply pair (V<sub>DD</sub>/V<sub>SS</sub>, V<sub>DDA</sub>/V<sub>SSA</sub> etc..) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below the appropriate pins on the underside of the PCB to ensure the good functionality of the device.



### 6.3.5 Wakeup time from low-power mode

The wakeup times given in are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep mode: the wakeup event is WFE.
- WKUP1 (PA0) pin is used to wakeup from Stop and Sleep modes.

All timings are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 18*.

| Symbol              | Parameter                  | Typ. @V <sub>DD</sub> = 1.8 V,<br>V <sub>DDA</sub> = 3.3 V | Мах | Unit                |
|---------------------|----------------------------|------------------------------------------------------------|-----|---------------------|
| t <sub>WUSTOP</sub> | Wakeup from Stop mode      | 4.5                                                        | 4.5 |                     |
| twupor              | Wakeup from power off mode | 74.4                                                       | 103 | μs                  |
| twusleep            | Wakeup from Sleep mode     | 6                                                          | -   | CPU clock<br>cycles |

 Table 31. Low-power mode wakeup timings

### 6.3.6 External clock source characteristics

#### High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 11*.

| Symbol                                       | Parameter                                              | Conditions | Min.        | Тур. | Max.               | Unit |
|----------------------------------------------|--------------------------------------------------------|------------|-------------|------|--------------------|------|
| f <sub>HSE_ext</sub>                         | User external clock source<br>frequency <sup>(1)</sup> |            | 1           | 8    | 32                 | MHz  |
| V <sub>HSEH</sub>                            | OSC_IN input pin high level voltage                    |            | $0.7V_{DD}$ | -    | V <sub>DD</sub>    | V    |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage                     | -          | $V_{SS}$    | -    | $0.3V_{\text{DD}}$ | v    |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time <sup>(1)</sup>                 |            | 15          | -    | -                  | ne   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub>   | OSC_IN rise or fall time <sup>(1)</sup>                |            | -           | -    | 20                 | 115  |

Table 32. High-speed external user clock characteristics

1. Guaranteed by design, not tested in production.



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 34*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                   | Conditions <sup>(1)</sup>                           | Min. <sup>(2)</sup> | Тур. | Max. <sup>(2)</sup> | Unit |
|-------------------------------------|-----------------------------|-----------------------------------------------------|---------------------|------|---------------------|------|
| f <sub>OSC_IN</sub>                 | Oscillator frequency        |                                                     | 4                   | 8    | 32                  | MHz  |
| R <sub>F</sub>                      | Feedback resistor           |                                                     | -                   | 200  | -                   | kΩ   |
|                                     |                             | During startup <sup>(3)</sup>                       | -                   | -    | 8.5                 |      |
| I <sub>DD</sub>                     | HSE current consumption     | V <sub>DD</sub> = 1.8 V, Rm= 30Ω<br>CL=10 pF@8 MHz  | -                   | 0.4  | -                   |      |
|                                     |                             | V <sub>DD</sub> = 1.8 V, Rm= 45Ω,<br>CL=10 pF@8 MHz | -                   | 0.5  | -                   |      |
|                                     |                             | V <sub>DD</sub> = 1.8 V, Rm= 30Ω,<br>CL=5 pF@32 MHz | -                   | 0.8  | -                   | mA   |
|                                     |                             | V <sub>DD</sub> =1.8 V, Rm= 30Ω<br>CL=10 pF@32 MHz  | -                   | 1    | -                   |      |
|                                     |                             | V <sub>DD</sub> = 1.8 V, Rm= 30Ω<br>CL=20 pF@32 MHz | -                   | 1.5  | -                   |      |
| 9 <sub>m</sub>                      | Oscillator transconductance | Startup                                             | 10                  | -    | -                   | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                | V <sub>DD</sub> is stabilized                       | -                   | 2    | -                   | ms   |

| Table 34. | HSE | oscillator | characteristics |
|-----------|-----|------------|-----------------|
|-----------|-----|------------|-----------------|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Guaranteed by design, not tested in production.

3. This consumption level occurs during the first 2/3 of the  $t_{SU(HSE)}$  startup time.

 t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.



# 6.3.9 Memory characteristics

#### Flash memory

The characteristics are given at  $T_{A}$  = –40 to 105  $^{\circ}\text{C}$  unless otherwise specified.

|                    |                         | _                               |      |      |                     |      |
|--------------------|-------------------------|---------------------------------|------|------|---------------------|------|
| Symbol             | Parameter               | Conditions                      | Min. | Тур. | Max. <sup>(1)</sup> | Unit |
| t <sub>prog</sub>  | 16-bit programming time | T <sub>A</sub> = -40 to +105 °C | 40   | 53.5 | 60                  | μs   |
| t <sub>ERASE</sub> | Page (2 KB) erase time  | $T_A = -40$ to +105 °C          | 20   | -    | 40                  | ms   |
| t <sub>ME</sub>    | Mass erase time         | $T_A = -40$ to +105 °C          | 20   | -    | 40                  | ms   |
| 1                  | Supply current          | Write mode                      | -    | -    | 10                  | mA   |
| IDD                |                         | Erase mode                      | -    | -    | 12                  | mA   |

# Table 39. Flash memory characteristics

1. Guaranteed by design, not tested in production.

| Cumhal           | Devenueter     | Conditions                                                                                | Value               | 11 14   |  |
|------------------|----------------|-------------------------------------------------------------------------------------------|---------------------|---------|--|
| бутрої           | Parameter      | Conditions                                                                                | Min. <sup>(1)</sup> | Unit    |  |
| N <sub>END</sub> | Endurance      | TA = $-40$ to $+85$ °C (6 suffix versions)<br>TA = $-40$ to $+105$ °C (7 suffix versions) | 10                  | kcycles |  |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                         | 30                  |         |  |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                        | 10                  | Years   |  |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                       | 20                  |         |  |

#### Table 40. Flash memory endurance and data retention

1. Data based on characterization results, not tested in production.

2. Cycling performed over the whole temperature range.



### 6.3.10 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 41*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                   | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 1.8 V, LQFP64, T <sub>A</sub> = +25°C,<br>f <sub>HCLK</sub> = 72 MHz<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 1.8 V, LQFP64, T <sub>A</sub> = +25°C,<br>f <sub>HCLK</sub> = 72 MHz<br>conforms to IEC 61000-4-4 | 4A              |

Table 41. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)



#### **SPI characteristics**

Unless otherwise specified, the parameters given in *Table 49* for SPI are derived from tests performed under ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 18: General operating conditions*.

Refer to Section 6.3.13: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

| Symbol                                       | Parameter                            | Conditions                | Min     | Тур   | Max     | Unit |
|----------------------------------------------|--------------------------------------|---------------------------|---------|-------|---------|------|
| f <sub>scк</sub>                             | SDI clock frequency                  | Master mode               |         |       | 18      |      |
| 1/t <sub>c(SCK)</sub>                        | SFI Clock frequency                  | Slave mode                | -       | -     | 12.5    |      |
| Duty(sck)                                    | Duty cycle of SPI clock<br>frequency | Slave mode                | 30      | 50    | 70      | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI presc = 2 | 4*Tpclk | -     | -       |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI presc = 2 | 2*Tpclk | -     | -       |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode               | Tpclk-2 | Tpclk | Tpclk+2 |      |
| t <sub>su(MI)</sub>                          | Data input actus timo                | Master mode               | 0       | -     | -       |      |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                | 3       | -     | -       |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode               | 5       | -     | -       |      |
| t <sub>h(SI)</sub>                           |                                      | Slave mode                | 1       | -     | -       | ns   |
| t <sub>a(SO)</sub>                           | Data output access time              | Slave mode                | 10      | -     | 40      |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                | 10      | -     | 17      |      |
| t <sub>v(SO)</sub>                           | Data output valid timo               | Slave mode                | -       | 22    | 39      |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode               | -       | 1.5   | 5       |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                | 11      | -     | -       |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode               | 0       | -     | -       |      |

| Table 55. SPI characteristics |
|-------------------------------|
|-------------------------------|

1. Data based on characterization results, not tested in production.



| Symbol                                                                                        | Parameter                                   | Conditions                                        | Min.   | Тур.   | Max.               | Unit               |
|-----------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------|--------|--------|--------------------|--------------------|
|                                                                                               |                                             | Single ended mode, 5<br>MSPS,                     | -      | 1011.3 | 1172.0             |                    |
|                                                                                               |                                             | Single ended mode, 1<br>MSPS                      | -      | 214.7  | 322.3              |                    |
|                                                                                               | ADC current consumption                     | Single ended mode, 200<br>KSPS                    | -      | 54.7   | 81.1               |                    |
| I <sub>DDA</sub> ( <i>Figu</i> i                                                              | (Figure 23)                                 | Differential mode,5<br>MSPS,                      | -      | 1061.5 | 1243.6             | μΑ                 |
|                                                                                               |                                             | Differential mode, 1<br>MSPS                      | -      | 246.6  | 337.6              |                    |
|                                                                                               | Differential mode, 200<br>KSPS              | -                                                 | 56.4   | 83.0   |                    |                    |
| f <sub>ADC</sub>                                                                              | ADC clock frequency                         | -                                                 | 0.14   | -      | 72                 | MHz                |
|                                                                                               | f <sub>S</sub> <sup>(1)</sup> Sampling rate | Resolution = 12 bits,<br>Fast Channel             | 0.01   | -      | 5.14               |                    |
| f <sub>S</sub> <sup>(1)</sup>                                                                 |                                             | Resolution = 10 bits,<br>Fast Channel             | 0.012  | -      | 6                  | MSPS               |
|                                                                                               |                                             | Resolution = 8 bits,<br>Fast Channel              | 0.014  | -      | 7.2                |                    |
|                                                                                               |                                             | Resolution = 6 bits,<br>Fast Channel              | 0.0175 | -      | 9                  |                    |
| f <sub>TRIG</sub> <sup>(1)</sup>                                                              |                                             | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | -      | -      | 5.14               | MHz                |
|                                                                                               |                                             | Resolution = 12 bits                              | -      | -      | 14                 | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                                                                              | Conversion voltage range <sup>(2)</sup>     | -                                                 | 0      | -      | V <sub>DDA</sub>   | V                  |
| R <sub>AIN</sub> <sup>(1)</sup>                                                               | External input impedance                    | -                                                 | -      | -      | 100                | кΩ                 |
| C <sub>ADC</sub> <sup>(1)</sup>                                                               | Internal sample and hold capacitor          | -                                                 | -      | 5      | -                  | pF                 |
| + (1)                                                                                         | Calibration time                            | f <sub>ADC</sub> = 72 MHz                         | 1.56   |        | μs                 |                    |
| 'CAL`´                                                                                        |                                             | -                                                 | 1      | 12     |                    | 1/f <sub>ADC</sub> |
|                                                                                               |                                             | CKMODE = 00                                       | 1.5    | 2      | 2.5                | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> <sup>(1)</sup> Regular and injected<br>channels without conversion<br>abort | Regular and injected                        | CKMODE = 01                                       | -      | -      | 2                  | 1/f <sub>ADC</sub> |
|                                                                                               | channels without conversion                 | CKMODE = 10                                       | -      | -      | 2.25               | 1/f <sub>ADC</sub> |
|                                                                                               | CKMODE = 11                                 | -                                                 | -      | 2.125  | 1/f <sub>ADC</sub> |                    |
|                                                                                               |                                             | CKMODE = 00                                       | 2.5    | 3      | 3.5                | 1/f <sub>ADC</sub> |
| t(1)                                                                                          | Trigger conversion latency                  | CKMODE = 01                                       | -      | -      | 3                  | 1/f <sub>ADC</sub> |
| 4atrinj <sup>-</sup>                                                                          | regular conversion                          | CKMODE = 10                                       | -      | -      | 3.25               | 1/f <sub>ADC</sub> |
|                                                                                               | -                                           | CKMODE = 11                                       | -      | -      | 3.125              | 1/f <sub>ADC</sub> |

| Table 56. ADC | characteristics | (continued) |
|---------------|-----------------|-------------|
|---------------|-----------------|-------------|



| Symbol             | Parameter                       | Conditions                                                                             |              |                     |    | Тур | Max<br>(3) | Unit |
|--------------------|---------------------------------|----------------------------------------------------------------------------------------|--------------|---------------------|----|-----|------------|------|
| SNR <sup>(4)</sup> | Signal-to-<br>noise ratio       | ADC clock freq. ≤ 72 MHz<br>Sampling freq ≤ 5 Msps<br>V <sub>DDA</sub> = 3.3 V<br>25°C | Single ended | Fast channel 5.1 Ms | 66 | 67  | -          | - dB |
|                    |                                 |                                                                                        |              | Slow channel 4.8 Ms | 66 | 67  | -          |      |
|                    |                                 |                                                                                        | Differential | Fast channel 5.1 Ms | 69 | 70  | -          |      |
|                    |                                 |                                                                                        |              | Slow channel 4.8 Ms | 69 | 70  | -          |      |
| THD <sup>(4)</sup> | Total<br>harmonic<br>distortion |                                                                                        | Single ended | Fast channel 5.1 Ms | -  | -80 | -80        |      |
|                    |                                 |                                                                                        |              | Slow channel 4.8 Ms | -  | -78 | -77        |      |
|                    |                                 |                                                                                        | Differential | Fast channel 5.1 Ms | -  | -83 | -82        |      |
|                    |                                 |                                                                                        |              | Slow channel 4.8 Ms | -  | -81 | -80        |      |

# Table 58. ADC accuracy - limited test conditions<sup>(1)(2)</sup> (continued)

1. ADC DC accuracy values are measured after internal calibration.

 ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC accuracy.

3. Data based on characterization results, not tested in production.

4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.



# 9 Revision history

| Date          | Revision | Changes                                                                                                                                                                                                                                                                                                       |  |  |  |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 28-May-2014 1 |          | Initial release                                                                                                                                                                                                                                                                                               |  |  |  |
| 08-Dec-2014   | 2        | Updated:<br>Table 12: STM32F328C8 pin definitions<br>Table 51: TIMx characteristics<br>Table 36: HSI oscillator characteristics<br>Table 30: Peripheral current consumption<br>Table 43: ESD absolute maximum ratings<br>Table 44: Electrical sensitivities<br>Table 45: I/O current injection susceptibility |  |  |  |
| 30-Jan-2014 3 |          | Updated:<br>Figure 1: STM32F328C8 block diagram<br>Table 34: HSE oscillator characteristics<br>Table 39: Flash memory characteristics<br>Added Figure 11: High-speed external clock source AC timing<br>diagram                                                                                               |  |  |  |

### Table 69. Document revision history

