Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, LVD, POR, PWM, WDT | | Number of I/O | 28 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 9x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount, Wettable Flank | | Package / Case | 32-VFQFN Exposed Pad | | Supplier Device Package | 32-HVQFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl14z32vfm4 | #### **Ordering Information** | Part Number | Me | Maximum number of I\O's | | |--------------|------------|-------------------------|----| | | Flash (KB) | SRAM (KB) | 1 | | MKL14Z32VFM4 | 32 | 4 | 28 | | MKL14Z64VFM4 | 64 | 8 | 28 | | MKL14Z32VFT4 | 32 | 4 | 40 | | MKL14Z64VFT4 | 64 | 8 | 40 | | MKL14Z32VLH4 | 32 | 4 | 54 | | MKL14Z64VLH4 | 64 | 8 | 54 | | MKL14Z32VLK4 | 32 | 4 | 70 | | MKL14Z64VLK4 | 64 | 8 | 70 | #### **Related Resources** | Туре | Description | Resource | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Selector Guide | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor | | Product Brief | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability. | KL1 Family Product Brief <sup>1</sup> | | Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device. | KL14P80M48SF0RM <sup>1</sup> | | Data Sheet | The Data Sheet includes electrical characteristics and signal connections. | KL14P80M48SF0 <sup>1</sup> | | Chip Errata | The chip mask set Errata provides additional or corrective information for a particular device mask set. | KINETIS_L_xN97F <sup>2</sup> | | Package | Package dimensions are provided in package drawings. | QFN 32-pin: 98ASA00473D <sup>1</sup> | | drawing | | QFN 48-pin: 98ASA00466D <sup>1</sup> | | | | LQFP 64-pin: 98ASS23234W <sup>1</sup> | | | | LQFP 80-pin: 98ASS23174W <sup>1</sup> | <sup>1.</sup> To find the associated resource, go to http://www.freescale.com and perform a search using this term. Figure 1 shows the functional modules in the chip. <sup>2.</sup> To find the associated resource, go to <a href="http://www.freescale.com">http://www.freescale.com</a> and perform a search using this term with the "x" replaced by the revision of the device you are using. Figure 1. Functional block diagram ### 1.4 Voltage and current operating ratings Table 4. Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |-----------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 3.8 | V | | I <sub>DD</sub> | Digital supply current | _ | 120 | mA | | V <sub>IO</sub> | IO pin input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | #### 2 General ### 2.1 AC electrical characteristics Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure. Figure 2. Input signal measurement reference All digital I/O switching characteristics, unless otherwise specified, assume the output pins have the following characteristics. - $C_L=30 pF loads$ - Slew rate disabled - Normal drive strength # 2.2 Nonswitching electrical specifications | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------------------------------------------------------|------|-------|------|-------| | V <sub>OL</sub> | Output low voltage — High drive pad | | | | 1 | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 18 \text{ mA}$ | _ | 0.5 | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 6 \text{ mA}$ | _ | 0.5 | V | | | I <sub>OLT</sub> | Output low current total for all ports | _ | 100 | mA | _ | | I <sub>IN</sub> | Input leakage current (per pin) for full temperature range | _ | 1 | μА | 3 | | I <sub>IN</sub> | Input leakage current (per pin) at 25 °C | _ | 0.025 | μΑ | 3 | | I <sub>IN</sub> | Input leakage current (total all pins) for full temperature range | _ | 65 | μА | 3 | | l <sub>oz</sub> | Hi-Z (off-state) leakage current (per pin) | _ | 1 | μΑ | _ | | R <sub>PU</sub> | Internal pullup resistors | 20 | 50 | kΩ | 4 | | R <sub>PD</sub> | Internal pulldown resistors | 20 | 50 | kΩ | 5 | Table 7. Voltage and current operating behaviors (continued) - 3. Measured at $V_{DD} = 3.6 \text{ V}$ - 4. Measured at $V_{DD}$ supply voltage = $V_{DD}$ min and Vinput = $V_{SS}$ - 5. Measured at VDD supply voltage = VDD min and Vinput = VDD #### 2.2.4 Power mode transition operating behaviors All specifications except $t_{POR}$ and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration: - CPU and system clocks = 48 MHz - Bus and flash clock = 24 MHz - FEI clock mode POR and VLLSx→RUN recovery use FEI clock mode at the default CPU and system frequency of 21 MHz, and a bus and flash clock frequency of 10.5 MHz. Table 8. Power mode transition operating behaviors ion Min. Typ. Max. | Symbol | Description | Min. | Тур. | Max. | Unit | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|---| | t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | 1 | _ | 300 | μs | 1 | | | • VLLS0 → RUN | _ | 95 | 115 | μs | | <sup>1.</sup> PTB0, PTB1, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. <sup>2.</sup> The reset pin only contains an active pull down device when configured as the RESET signal or as a GPIO. When configured as a GPIO output, it acts as a pseudo open drain output. Table 9. Power consumption operating behaviors (continued) | Symbol | Description | Temp. | Тур. | Max | Unit | Note | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-------|------|------| | I <sub>DD_WAIT</sub> | Wait mode current - core disabled / 48<br>MHz system / 24 MHz bus / flash<br>disabled (flash doze enabled), all<br>peripheral clocks disabled, at 3.0 V | _ | 3.1 | 3.8 | mA | 3 | | I <sub>DD_WAIT</sub> | Wait mode current - core disabled / 24<br>MHz system / 24 MHz bus / flash<br>disabled (flash doze enabled), all<br>peripheral clocks disabled • at 3.0 V | _ | 2.4 | 3.2 | mA | 3 | | I <sub>DD_PSTOP2</sub> | Stop mode current with partial stop 2 clocking option - core and system disabled / 10.5 MHz bus, at 3.0 V | _ | 1.6 | 2 | mA | 3 | | I <sub>DD_VLPRCO_CM</sub> | Very-low-power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, LPTMR running with 4 MHz internal reference clock, CoreMark benchmark code executing from flash, at 3.0 V | _ | 777 | _ | μА | 5 | | I <sub>DD_VLPRCO</sub> | Very low power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, code executing from flash, at 3.0 V | _ | 171 | 420 | μА | 6 | | I <sub>DD_VLPR</sub> | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks disabled, code<br>executing from flash, at 3.0 V | _ | 204 | 449 | μА | 6 | | I <sub>DD_VLPR</sub> | Very low power run mode current - 4<br>MHz core / 0.8 MHz bus and flash, all<br>peripheral clocks enabled, code<br>executing from flash, at 3.0 V | _ | 262 | 509 | μА | 4, 6 | | I <sub>DD_VLPW</sub> | Very low power wait mode current -<br>core disabled / 4 MHz system / 0.8<br>MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled,<br>at 3.0 V | _ | 123 | 366 | μА | 6 | | I <sub>DD_STOP</sub> | Stop mode current at 3.0 V | at 25 °C | 319 | 343 | μΑ | _ | | | | at 50 °C | 333 | 365 | μΑ | | | | | at 70 °C | 353 | 400 | μA | | | | | at 85 °C | 380 | 450 | μΑ | | | | | at 105 °C | 444 | 572 | μA | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at | at 25 °C | 3.75 | 8.46 | μΑ | _ | | | 3.0 V | at 50 °C | 6.66 | 13.41 | μΑ | | | | | at 70 °C | 12.9 | 25.71 | μΑ | | | | | at 85 °C | 22.7 | 44.06 | μΑ | | | | | at 105 °C | 48.4 | 90.1 | μΑ | | | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 | at 25 °C | 1.68 | 2.09 | μA | _ | | | V | at 50 °C | 3.05 | 4.04 | μA | | Table 9. Power consumption operating behaviors (continued) | Symbol | Description | Temp. | Тур. | Max | Unit | Note | |-----------------------|--------------------------------------|-----------|-------|-------|------|------| | | | at 70 °C | 5.71 | 7.75 | μΑ | | | | | at 85 °C | 10 | 13.54 | μΑ | | | | | at 105 °C | 22.4 | 30.41 | μΑ | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current | at 25 °C | 1.22 | 1.6 | μΑ | _ | | | at 3.0 V | at 50 °C | 2.25 | 2.31 | μA | | | | | at 70 °C | 4.21 | 5.44 | μA | | | | | at 85 °C | 7.37 | 9.44 | μΑ | | | | | at 105 °C | 16.6 | 21.76 | μΑ | | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current | at 25 °C | 0.58 | 0.94 | μΑ | _ | | | at 3.0 V | at 50 °C | 1.26 | 1.31 | μΑ | | | | | at 70 °C | 2.53 | 3.33 | μΑ | | | | | at 85 °C | 4.74 | 6.1 | μΑ | | | | | at 105 °C | 11.4 | 15.27 | μΑ | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.31 | 0.65 | μΑ | _ | | | (SMC_STOPCTRL[PORPO] = 0) at 3.0 | at 50 °C | 0.99 | 1.43 | μΑ | | | | ľ | at 70 °C | 2.25 | 3.01 | μΑ | | | | | at 85 °C | 4.46 | 5.83 | μΑ | | | | | at 105 °C | 11.13 | 14.99 | μΑ | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current | at 25 °C | 0.12 | 0.47 | μΑ | 7 | | | (SMC_STOPCTRL[PORPO] = 1) at 3.0 | at 50 °C | 0.8 | 1.24 | μΑ | | | | ľ | at 70 °C | 2.06 | 2.81 | μA | | | | | at 85 °C | 4.27 | 5.62 | μA | | | | | at 105 °C | 10.93 | 14.78 | μA | 1 | <sup>1.</sup> The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current. Table 10. Low power mode peripheral adders — typical value | Symbol | Description | Temperature (°C) | | | | Unit | | | |--------------|------------------------------------------------------------------------------------------------------------------|------------------|----|----|----|------|-----|----| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | IREFSTEN4MHz | 4 MHz internal reference clock (IRC) adder.<br>Measured by entering STOP or VLPS mode<br>with 4 MHz IRC enabled. | 56 | 56 | 56 | 56 | 56 | 56 | μΑ | <sup>2.</sup> MCG configured for PEE mode. CoreMark benchmark compiled using Keil 4.54 with optimization level 3, optimized for time. <sup>3.</sup> MCG configured for FEI mode. <sup>4.</sup> Incremental current consumption from peripheral activity is not included. MCG configured for BLPI mode. CoreMark benchmark compiled using IAR 6.40 with optimization level high, optimized for balanced. <sup>6.</sup> MCG configured for BLPI mode. <sup>7.</sup> No brownout. Table 10. Low power mode peripheral adders — typical value | Symbol | Description | Temperature (°C) | | | | Unit | | | |--------|----------------------------------------------------------------------------------------------------------------------------|------------------|----|----|----|------|-----|--| | | | -40 | 25 | 50 | 70 | 85 | 105 | | | | the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | | | | | | | | ### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior The following data was measured under these conditions: - MCG in FBE for run mode, and BLPE for VLPR mode - No GPIOs toggled - Code execution from flash with cache enabled - For the ALLOFF curve, all peripheral clocks are disabled except FTFA Figure 3. Run mode supply current vs. core frequency Figure 4. VLPR mode current vs. core frequency ### 2.2.6 EMC radiated emissions operating behaviors Table 11. EMC radiated emissions operating behaviors for 64-pin LQFP package | Symbol | Description | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes | |------------------|------------------------------------|----------------------------|------|------|-------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 13 | dΒμV | 1, 2 | | V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50-150 | 15 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 12 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 7 | dΒμV | | | $V_{RE\_IEC}$ | IEC level | 0.15–1000 | М | _ | 2, 3 | <sup>1.</sup> Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic | Table 13. Device clock spe | ecifications ( | (continued) | |----------------------------|----------------|-------------| |----------------------------|----------------|-------------| | Symbol | Description | Min. | Max. | Unit | |--------------------------|-------------------------------------------------------------------------------------------------|------|------|------| | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | _ | 16 | MHz | | f <sub>TPM</sub> | TPM asynchronous clock | _ | 8 | MHz | | f <sub>UART0</sub> | UART0 asynchronous clock | _ | 8 | MHz | The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR. ### 2.3.2 General switching specifications These general-purpose specifications apply to all signals configured for GPIO and UART signals. Table 14. General switching specifications | Description | Min. | Max. | Unit | Notes | |-------------------------------------------------------------------------------------|------|------|---------------------|-------| | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1 | | External RESET and NMI pin interrupt pulse width — Asynchronous path | 100 | _ | ns | 2 | | GPIO pin interrupt pulse width — Asynchronous path | 16 | _ | ns | 2 | | Port rise and fall time | _ | 36 | ns | 3 | <sup>1.</sup> The greater synchronous and asynchronous timing must be met. # 2.4 Thermal specifications # 2.4.1 Thermal operating requirements Table 15. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | |----------------|--------------------------|------|------|------| | T <sub>J</sub> | Die junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | <sup>2.</sup> The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin. <sup>2.</sup> This is the shortest pulse that is guaranteed to be recognized. <sup>3. 75</sup> pF load Figure 6. Serial wire data timing # 3.2 System modules There are no specifications necessary for the device's system modules. #### 3.3 Clock modules # 3.3.1 MCG specifications Table 18. MCG specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|------------------------------------------------------------------------------------------------------------------------|-------|--------|---------|-------------------|-------| | f <sub>ints_ft</sub> | Internal reference frequency (slow clock) — factory trimmed at nominal V <sub>DD</sub> and 25 °C | _ | 32.768 | _ | kHz | | | f <sub>ints_t</sub> | Internal reference frequency (slow clock) — user trimmed | 31.25 | _ | 39.0625 | kHz | | | $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using C3[SCTRIM] and C4[SCFTRIM] | _ | ± 0.3 | ± 0.6 | %f <sub>dco</sub> | 1 | Table 19. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | | • 24 MHz | _ | 1.5 | _ | mA | | | | • 32 MHz | | | | | | | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μA | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μA | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | C <sub>y</sub> | XTAL load capacitance | - | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C 2. See crystal or resonator manufacturer's recommendation #### 3.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 21. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | _ | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversall</sub> | Erase All high-voltage time | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. # 3.4.1.2 Flash timing specifications — commands Table 22. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------|------|------|------|------|-------| | t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | _ | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | _ | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | _ | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 88 | 650 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | <sup>1.</sup> Assumes 25 MHz flash clock frequency. # 3.4.1.3 Flash high voltage current behaviors Table 23. Flash high voltage current behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------------------------|------|------|------|------| | I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _ | 2.5 | 6.0 | mA | | I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation | _ | 1.5 | 4.0 | mA | <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. #### 12-bit ADC electrical characteristics 3.6.1.2 Table 26. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|--------------------------------|-------------------------------------------------|--------------|------------------------|-----------------|------------------|------------------------------------------------------------------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC | ADLPC = 1, ADHSC = | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = | | | asynchronous clock source | 0 | 2.4 | 4.0 | 6.1 | MHz | 1/f <sub>ADACK</sub> | | | olook ocurec | • ADLPC = 1, ADHSC = 1 | 3.0 | 5.2 | 7.3 | MHz | | | f <sub>ADACK</sub> | | • ADLPC = 0, ADHSC = 0 | 4.4 | 6.2 | 9.5 | MHz | | | | | • ADLPC = 0, ADHSC = 1 | | | | | | | | Sample Time | See Reference Manual chapte | r for sample | times | | | | | TUE | Total unadjusted | 12-bit modes | _ | ±4 | ±6.8 | LSB <sup>4</sup> | 5 | | | error | <12-bit modes | _ | ±1.4 | ±2.1 | | | | DNL | Differential non-<br>linearity | 12-bit modes | _ | ±0.7 | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | | • <12-bit modes | _ | ±0.2 | -0.3 to 0.5 | | | | INL | Integral non-<br>linearity | 12-bit modes | _ | ±1.0 | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5 | | | | <12-bit modes | _ | ±0.5 | -0.7 to<br>+0.5 | | | | E <sub>FS</sub> | Full-scale error | 12-bit modes | _ | -4 | -5.4 | LSB <sup>4</sup> | V <sub>ADIN</sub> = | | | | <ul><li>&lt;12-bit modes</li></ul> | _ | -1.4 | -1.8 | | V <sub>DDA</sub> <sup>5</sup> | | EQ | Quantization error | 12-bit modes | _ | _ | ±0.5 | LSB <sup>4</sup> | | | E <sub>IL</sub> | Input leakage<br>error | | | $I_{ln} \times R_{AS}$ | | mV | I <sub>In</sub> =<br>leakage<br>current | | | | | | | | | (refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating<br>ratings) | | | Temp sensor slope | Across the full temperature range of the device | 1.55 | 1.62 | 1.69 | mV/°C | 6 | | V <sub>TEMP25</sub> | Temp sensor voltage | 25 °C | 706 | 716 | 726 | mV | 6 | <sup>1.</sup> All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DDA}$ 2. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 2.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. NOTE: Not defined Figure 13. SPI slave mode timing (CPHA = 0) NOTE: Not defined Figure 14. SPI slave mode timing (CPHA = 1) #### **Pinout** | 80<br>LQFP | 64<br>LQFP | 48<br>QFN | 32<br>QFN | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|------------|-----------|-----------|----------|------------------------|------------------------|-------|-----------|----------|----------------|-----------|-----------------|---------| | 6 | _ | _ | _ | PTE5 | DISABLED | | PTE5 | | | | | | | | 7 | 3 | 1 | _ | VDD | VDD | VDD | | | | | | | | | 8 | 4 | 2 | _ | VSS | VSS | VSS | | | | | | | | | 9 | 5 | 3 | 3 | PTE16 | ADC0_SE1 | ADC0_SE1 | PTE16 | SPI0_PCS0 | UART2_TX | TPM_<br>CLKIN0 | | | | | 10 | 6 | 4 | 4 | PTE17 | ADC0_SE5a | ADC0_SE5a | PTE17 | SPI0_SCK | UART2_RX | TPM_<br>CLKIN1 | | LPTMR0_<br>ALT3 | | | 11 | 7 | 5 | 5 | PTE18 | ADC0_SE2 | ADC0_SE2 | PTE18 | SPI0_MOSI | | I2C0_SDA | SPI0_MISO | | | | 12 | 8 | 6 | 6 | PTE19 | ADC0_SE6a | ADC0_SE6a | PTE19 | SPI0_MISO | | I2C0_SCL | SPI0_MOSI | | | | 13 | 9 | 7 | | PTE20 | ADC0_SE0 | ADC0_SE0 | PTE20 | | TPM1_CH0 | UARTO_TX | | | | | 14 | 10 | 8 | _ | PTE21 | ADC0_SE4a | ADC0_SE4a | PTE21 | | TPM1_CH1 | UARTO_RX | | | | | 15 | 11 | _ | _ | PTE22 | ADC0_SE3 | ADC0_SE3 | PTE22 | | TPM2_CH0 | UART2_TX | | | | | 16 | 12 | 1 | - | PTE23 | ADC0_SE7a | ADC0_SE7a | PTE23 | | TPM2_CH1 | UART2_RX | | | | | 17 | 13 | 9 | 7 | VDDA | VDDA | VDDA | | | | | | | | | 18 | 14 | 10 | _ | VREFH | VREFH | VREFH | | | | | | | | | 19 | 15 | 11 | _ | VREFL | VREFL | VREFL | | | | | | | | | 20 | 16 | 12 | 8 | VSSA | VSSA | VSSA | | | | | | | | | 21 | 17 | 13 | 1 | PTE29 | CMP0_IN5/<br>ADC0_SE4b | CMP0_IN5/<br>ADC0_SE4b | PTE29 | | TPM0_CH2 | TPM_<br>CLKIN0 | | | | | 22 | 18 | 14 | 9 | PTE30 | ADC0_SE23/<br>CMP0_IN4 | ADC0_SE23/<br>CMP0_IN4 | PTE30 | | TPM0_CH3 | TPM_<br>CLKIN1 | | | | | 23 | 19 | _ | _ | PTE31 | DISABLED | | PTE31 | | TPM0_CH4 | | | | | | 24 | 20 | 15 | _ | PTE24 | DISABLED | | PTE24 | | TPM0_CH0 | | I2C0_SCL | | | | 25 | 21 | 16 | _ | PTE25 | DISABLED | | PTE25 | | TPM0_CH1 | | I2C0_SDA | | | | 26 | 22 | 17 | 10 | PTA0 | SWD_CLK | | PTA0 | | TPM0_CH5 | | | | SWD_CLK | | 27 | 23 | 18 | 11 | PTA1 | DISABLED | | PTA1 | UARTO_RX | TPM2_CH0 | | | | | | 28 | 24 | 19 | 12 | PTA2 | DISABLED | | PTA2 | UARTO_TX | TPM2_CH1 | | | | | | 29 | 25 | 20 | 13 | PTA3 | SWD_DIO | | PTA3 | I2C1_SCL | TPM0_CH0 | | | | SWD_DIO | | 30 | 26 | 21 | 14 | PTA4 | NMI_b | | PTA4 | I2C1_SDA | TPM0_CH1 | | | | NMI_b | | 31 | 27 | _ | _ | PTA5 | DISABLED | | PTA5 | | TPM0_CH2 | | | | | | 32 | 28 | - | _ | PTA12 | DISABLED | | PTA12 | | TPM1_CH0 | | | | | | 33 | 29 | - | - | PTA13 | DISABLED | | PTA13 | | TPM1_CH1 | | | | | | 34 | _ | - | - | PTA14 | DISABLED | | PTA14 | SPI0_PCS0 | UARTO_TX | | | | | | 35 | - | - | - | PTA15 | DISABLED | | PTA15 | SPI0_SCK | UARTO_RX | | | | | | 36 | _ | - | _ | PTA16 | DISABLED | | PTA16 | SPI0_MOSI | | | SPI0_MISO | | | | 37 | - | - | _ | PTA17 | DISABLED | | PTA17 | SPI0_MISO | | | SPI0_MOSI | | | | 38 | 30 | 22 | 15 | VDD | VDD | VDD | | | | | | | | | 39 | 31 | 23 | 16 | VSS | VSS | VSS | | | | | | | | | 40 | 32 | 24 | 17 | PTA18 | EXTAL0 | EXTAL0 | PTA18 | | UART1_RX | TPM_<br>CLKIN0 | | | | | 80<br>LQFP | 64<br>LQFP | 48<br>QFN | 32<br>QFN | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|------------|-----------|-----------|--------------------------------|-----------|-----------|--------------------------------|-----------|-----------------|----------------|-----------|-----------------|------| | 41 | 33 | 25 | 18 | PTA19 | XTAL0 | XTAL0 | PTA19 | | UART1_TX | TPM_<br>CLKIN1 | | LPTMR0_<br>ALT1 | | | 42 | 34 | 26 | 19 | RESET_b | RESET_b | | PTA20 | | | | | | | | 43 | 35 | 27 | 20 | PTB0/<br>LLWU_P5 | ADC0_SE8 | ADC0_SE8 | PTB0/<br>LLWU_P5 | I2C0_SCL | TPM1_CH0 | | | | | | 44 | 36 | 28 | 21 | PTB1 | ADC0_SE9 | ADC0_SE9 | PTB1 | I2C0_SDA | TPM1_CH1 | | | | | | 45 | 37 | 29 | _ | PTB2 | ADC0_SE12 | ADC0_SE12 | PTB2 | I2C0_SCL | TPM2_CH0 | | | | | | 46 | 38 | 30 | _ | PTB3 | ADC0_SE13 | ADC0_SE13 | PTB3 | I2C0_SDA | TPM2_CH1 | | | | | | 47 | _ | _ | _ | PTB8 | DISABLED | | PTB8 | | EXTRG_IN | | | | | | 48 | _ | _ | _ | PTB9 | DISABLED | | PTB9 | | | | | | | | 49 | _ | - | _ | PTB10 | DISABLED | | PTB10 | SPI1_PCS0 | | | | | | | 50 | _ | _ | _ | PTB11 | DISABLED | | PTB11 | SPI1_SCK | | | | | | | 51 | 39 | 31 | - | PTB16 | DISABLED | | PTB16 | SPI1_MOSI | UARTO_RX | TPM_<br>CLKIN0 | SPI1_MISO | | | | 52 | 40 | 32 | - | PTB17 | DISABLED | | PTB17 | SPI1_MISO | UARTO_TX | TPM_<br>CLKIN1 | SPI1_MOSI | | | | 53 | 41 | _ | _ | PTB18 | DISABLED | | PTB18 | | TPM2_CH0 | | | | | | 54 | 42 | _ | _ | PTB19 | DISABLED | | PTB19 | | TPM2_CH1 | | | | | | 55 | 43 | 33 | _ | PTC0 | ADC0_SE14 | ADC0_SE14 | PTC0 | | EXTRG_IN | | CMP0_OUT | | | | 56 | 44 | 34 | 22 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | ADC0_SE15 | ADC0_SE15 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | I2C1_SCL | | TPM0_CH0 | | | | | 57 | 45 | 35 | 23 | PTC2 | ADC0_SE11 | ADC0_SE11 | PTC2 | I2C1_SDA | | TPM0_CH1 | | | | | 58 | 46 | 36 | 24 | PTC3/<br>LLWU_P7 | DISABLED | | PTC3/<br>LLWU_P7 | | UART1_RX | TPM0_CH2 | CLKOUT | | | | 59 | 47 | _ | _ | VSS | VSS | VSS | | | | | | | | | 60 | 48 | _ | _ | VDD | VDD | VDD | | | | | | | | | 61 | 49 | 37 | 25 | PTC4/<br>LLWU_P8 | DISABLED | | PTC4/<br>LLWU_P8 | SPI0_PCS0 | UART1_TX | TPM0_CH3 | | | | | 62 | 50 | 38 | 26 | PTC5/<br>LLWU_P9 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_<br>ALT2 | | | CMP0_OUT | | | 63 | 51 | 39 | 27 | PTC6/<br>LLWU_P10 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_MOSI | EXTRG_IN | | SPI0_MISO | | | | 64 | 52 | 40 | 28 | PTC7 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_MISO | | | SPI0_MOSI | | | | 65 | 53 | - | _ | PTC8 | CMP0_IN2 | CMP0_IN2 | PTC8 | I2C0_SCL | TPM0_CH4 | | | | | | 66 | 54 | - | _ | PTC9 | CMP0_IN3 | CMP0_IN3 | PTC9 | I2C0_SDA | TPM0_CH5 | | | | | | 67 | 55 | - | _ | PTC10 | DISABLED | | PTC10 | I2C1_SCL | | | | | | | 68 | 56 | - | _ | PTC11 | DISABLED | | PTC11 | I2C1_SDA | | | | | | | 69 | - | - | _ | PTC12 | DISABLED | | PTC12 | | | TPM_<br>CLKIN0 | | | | | 70 | - | - | - | PTC13 | DISABLED | | PTC13 | | | TPM_<br>CLKIN1 | | | | | 71 | - | _ | _ | PTC16 | DISABLED | | PTC16 | | | | | | | #### **Pinout** | 80<br>LQFP | 64<br>LQFP | 48<br>QFN | 32<br>QFN | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|------------|-----------|-----------|-------------------|-----------|-----------|-------------------|-----------|----------|----------|-----------|------|------| | LUIT | LUIT | QIN | QIN | | | | | | | | | | | | 72 | - | _ | _ | PTC17 | DISABLED | | PTC17 | | | | | | | | 73 | 57 | 41 | _ | PTD0 | DISABLED | | PTD0 | SPI0_PCS0 | | TPM0_CH0 | | | | | 74 | 58 | 42 | _ | PTD1 | ADC0_SE5b | ADC0_SE5b | PTD1 | SPI0_SCK | | TPM0_CH1 | | | | | 75 | 59 | 43 | _ | PTD2 | DISABLED | | PTD2 | SPI0_MOSI | UART2_RX | TPM0_CH2 | SPI0_MISO | | | | 76 | 60 | 44 | _ | PTD3 | DISABLED | | PTD3 | SPI0_MISO | UART2_TX | TPM0_CH3 | SPI0_MOSI | | | | 77 | 61 | 45 | 29 | PTD4/<br>LLWU_P14 | DISABLED | | PTD4/<br>LLWU_P14 | SPI1_PCS0 | UART2_RX | TPM0_CH4 | | | | | 78 | 62 | 46 | 30 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI1_SCK | UART2_TX | TPM0_CH5 | | | | | 79 | 63 | 47 | 31 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI1_MOSI | UART0_RX | | SPI1_MISO | | | | 80 | 64 | 48 | 32 | PTD7 | DISABLED | | PTD7 | SPI1_MISO | UART0_TX | | SPI1_MOSI | | | # 5.2 KL14 pinouts The following figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see KL14 Signal Multiplexing and Pin Assignments. Figure 18. KL14 48-pin QFN pinout diagram # 8.5 Result of exceeding a rating # 8.6 Relationship between ratings and operating requirements ### 8.7 Guidelines for ratings and operating requirements Follow these guidelines for ratings and operating requirements: - Never exceed any of the chip's ratings. - During normal operation, don't exceed any of the chip's operating requirements. - If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible. ## 8.8 Definition: Typical value A typical value is a specified value for a technical characteristic that: - Lies within the range of values specified by the operating behavior - Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions Typical values are provided as design guidelines and are neither tested nor guaranteed. #### 8.8.1 **Example 1** This is an example of an operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------|------| | I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 | 70 | 130 | μΑ | # 8.8.2 Example 2 This is an example of a chart that shows typical values for various voltage and temperature conditions: