# E·XFL

## Altera - EPM7032BTC44-5 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

## Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5 ns                                                        |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 2                                                           |
| Number of Macrocells            | 32                                                          |
| Number of Gates                 | 600                                                         |
| Number of I/O                   | 36                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 44-TQFP                                                     |
| Supplier Device Package         | 44-TQFP (10x10)                                             |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7032btc44-5 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.





#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enables. EPM7512B devices have ten output enables.

#### **Logic Array Blocks**

The MAX 7000B device architecture is based on the linking of high-performance LABs. LABs consist of 16 macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

#### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000B device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

| Programming<br>with External<br>Hardware               | MAX 7000B devices can be programmed on Windows-based PCs with an<br>Altera Logic Programmer card, the Master Programming Unit (MPU),<br>and the appropriate device adapter. The MPU performs continuity<br>checking to ensure adequate electrical contact between the adapter and<br>the device.                                                                                |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | For more information, see the <i>Altera Programming Hardware Data Sheet</i> .                                                                                                                                                                                                                                                                                                   |
|                                                        | The Altera software can use text- or waveform-format test vectors created<br>with the Altera Text Editor or Waveform Editor to test the programmed<br>device. For added design verification, designers can perform functional<br>testing to compare the functional device behavior with the results of<br>simulation.                                                           |
|                                                        | Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see <i>Programming Hardware Manufacturers</i> .                                                                                                                                                                                   |
| IEEE Std.<br>1149.1 (JTAG)<br>Boundary-Scan<br>Support | MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. |

| Table 6. MAX 7000B JTAG Instructions |                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |  |  |  |  |  |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |  |  |  |  |  |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |  |  |  |  |  |  |  |  |  |
| CLAMP                                | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |  |  |  |  |  |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |  |  |  |  |  |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |  |  |  |  |  |  |  |  |  |

The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices.

| Table 7. MAX 7000B Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |  |  |
| EPM7032B                                         | 96                            |  |  |  |  |  |  |  |  |
| EPM7064B                                         | 192                           |  |  |  |  |  |  |  |  |
| EPM7128B                                         | 288                           |  |  |  |  |  |  |  |  |
| EPM7256B                                         | 480                           |  |  |  |  |  |  |  |  |
| EPM7512B                                         | 624                           |  |  |  |  |  |  |  |  |

| Table 8. 32-Bit MAX 7000B Device IDCODE Note (1) |                     |                       |                                      |                         |  |  |  |  |  |  |  |
|--------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|--|--|
| Device                                           | IDCODE (32 Bits)    |                       |                                      |                         |  |  |  |  |  |  |  |
|                                                  | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |  |  |
| EPM7032B                                         | 0010                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |  |
| EPM7064B                                         | 0010                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |  |  |
| EPM7128B                                         | 0010                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |  |  |
| EPM7256B                                         | 0010                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |  |  |
| EPM7512B                                         | 0010                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

See *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*) for more information on JTAG boundary-scan testing.

Figure 8 shows the timing information for the JTAG signals.

# Programmable Speed/Power Control

Output

Configuration

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

#### Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k<sup>3</sup>/<sub>4</sub>) weakly holds the output to  $V_{CCIO}$  level.

### Bus Hold

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k<sup>3</sup>/<sub>4</sub>. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 12. Bus Hold Parameters |                                         |     |             |       |      |       |      |       |  |       |  |       |  |           |  |  |
|-------------------------------|-----------------------------------------|-----|-------------|-------|------|-------|------|-------|--|-------|--|-------|--|-----------|--|--|
| Parameter                     | Conditions                              |     | VCCIO Level |       |      |       |      | Units |  |       |  |       |  |           |  |  |
|                               |                                         | 1.8 | 8 V         | 2.5 V |      | 2.5 V |      | 2.5 V |  | 2.5 V |  | 2.5 V |  | 2.5 V 3.3 |  |  |
|                               |                                         | Min | Max         | Min   | Max  | Min   | Max  |       |  |       |  |       |  |           |  |  |
| Low sustaining current        | $V_{IN} > V_{IL} (max)$                 | 30  |             | 50    |      | 70    |      | μA    |  |       |  |       |  |           |  |  |
| High sustaining current       | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30 |             | -50   |      | -70   |      | μΑ    |  |       |  |       |  |           |  |  |
| Low overdrive current         | $0 V < V_{IN} < V_{CCIO}$               |     | 200         |       | 300  |       | 500  | μA    |  |       |  |       |  |           |  |  |
| High overdrive current        | $0 V < V_{IN} < V_{CCIO}$               |     | -295        |       | -435 |       | -680 | μΑ    |  |       |  |       |  |           |  |  |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

#### Figure 11. MAX 7000B AC Test Conditions



## Operating Conditions

Tables 14 through 17 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices.

| Table 1            | Table 14. MAX 7000B Device Absolute Maximum Ratings   Note (1) |            |      |     |      |  |  |  |  |  |
|--------------------|----------------------------------------------------------------|------------|------|-----|------|--|--|--|--|--|
| Symbol             | Parameter                                                      | Conditions | Min  | Max | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                 |            | -0.5 | 3.6 | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage                                                 |            | -0.5 | 3.6 | V    |  |  |  |  |  |
| VI                 | DC input voltage                                               | (2)        | -2.0 | 4.6 | V    |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                     |            | -33  | 50  | mA   |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                            | No bias    | -65  | 150 | °C   |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                            | Under bias | -65  | 135 | °C   |  |  |  |  |  |
| TJ                 | Junction temperature                                           | Under bias | -65  | 135 | °C   |  |  |  |  |  |

| Table 1            | Table 15. MAX 7000B Device Recommended Operating Conditions |                         |       |                   |      |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------|-------------------------|-------|-------------------|------|--|--|--|--|--|--|
| Symbol             | Parameter                                                   | Conditions              | Min   | Max               | Unit |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers         | (10)                    | 2.375 | 2.625             | V    |  |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation          |                         | 3.0   | 3.6               | V    |  |  |  |  |  |  |
|                    | Supply voltage for output drivers, 2.5-V operation          |                         | 2.375 | 2.625             | V    |  |  |  |  |  |  |
|                    | Supply voltage for output drivers, 1.8-V operation          |                         | 1.71  | 1.89              | V    |  |  |  |  |  |  |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming              |                         | 2.375 | 2.625             | V    |  |  |  |  |  |  |
| VI                 | Input voltage                                               | (3)                     | -0.5  | 3.9               | V    |  |  |  |  |  |  |
| Vo                 | Output voltage                                              |                         | 0     | V <sub>CCIO</sub> | V    |  |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                         | For commercial use      | 0     | 70                | °C   |  |  |  |  |  |  |
|                    |                                                             | For industrial use (11) | -40   | 85                | °C   |  |  |  |  |  |  |
| TJ                 | Junction temperature                                        | For commercial use      | 0     | 90                | °C   |  |  |  |  |  |  |
|                    |                                                             | For industrial use (11) | -40   | 105               | °C   |  |  |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                             |                         |       | 40                | ns   |  |  |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                             |                         |       | 40                | ns   |  |  |  |  |  |  |

| Symbol             | Parameter                                                       | Conditions     |       |     | Speed | Grade |       |     | Unit |
|--------------------|-----------------------------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------|
|                    |                                                                 |                | -     | 3   | -     | 5     | -7    |     | 1    |
|                    |                                                                 |                | Min   | Max | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.1   |     | 3.0   |       | 4.5   |     | ns   |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |     | 1.0   |       | 1.5   |     | ns   |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |     | 1.0   |       | 1.0   |     | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |     | 2.5   |       | 3.0   |     | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4 | 1.0   | 3.4   | 1.0   | 5.0 | ns   |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 0.9   |     | 1.3   |       | 1.9   |     | ns   |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |     | 0.3   |       | 0.6   |     | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6 | 1.0   | 5.1   | 1.0   | 7.6 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| f <sub>сnт</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| facnt              | Maximum internal array<br>clock frequency                       | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |

| Table 22. EPM7064B Internal Timing Parameters Note (1) |                                                                                      |            |             |     |     |     |     |     |      |
|--------------------------------------------------------|--------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|
| Symbol                                                 | Parameter                                                                            | Conditions | Speed Grade |     |     |     |     |     | Unit |
|                                                        |                                                                                      |            | -           | 3   | -   | 5   | -7  |     |      |
|                                                        |                                                                                      |            | Min         | Max | Min | Max | Min | Max |      |
| t <sub>IN</sub>                                        | Input pad and buffer delay                                                           |            |             | 0.3 |     | 0.5 |     | 0.7 | ns   |
| t <sub>IO</sub>                                        | I/O input pad and buffer delay                                                       |            |             | 0.3 |     | 0.5 |     | 0.7 | ns   |
| t <sub>FIN</sub>                                       | Fast input delay                                                                     |            |             | 0.9 |     | 1.3 |     | 2.0 | ns   |
| t <sub>FIND</sub>                                      | Programmable delay adder for fast input                                              |            |             | 1.0 |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub>                                      | Shared expander delay                                                                |            |             | 1.5 |     | 2.1 |     | 3.2 | ns   |
| t <sub>PEXP</sub>                                      | Parallel expander delay                                                              |            |             | 0.4 |     | 0.6 |     | 0.9 | ns   |
| t <sub>LAD</sub>                                       | Logic array delay                                                                    |            |             | 1.4 |     | 2.0 |     | 3.1 | ns   |
| t <sub>LAC</sub>                                       | Logic control array delay                                                            |            |             | 1.2 |     | 1.7 |     | 2.6 | ns   |
| t <sub>IOE</sub>                                       | Internal output enable delay                                                         |            |             | 0.1 |     | 0.2 |     | 0.3 | ns   |
| t <sub>OD1</sub>                                       | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF |             | 0.9 |     | 1.2 |     | 1.8 | ns   |
| t <sub>OD3</sub>                                       | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |             | 5.9 |     | 6.2 |     | 6.8 | ns   |
| t <sub>ZX1</sub>                                       | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$           | C1 = 35 pF |             | 1.6 |     | 2.2 |     | 3.4 | ns   |
| t <sub>ZX3</sub>                                       | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |             | 6.6 |     | 7.2 |     | 8.4 | ns   |
| t <sub>XZ</sub>                                        | Output buffer disable delay                                                          | C1 = 5 pF  |             | 1.6 |     | 2.2 |     | 3.4 | ns   |
| t <sub>SU</sub>                                        | Register setup time                                                                  |            | 0.7         |     | 1.1 |     | 1.6 |     | ns   |
| t <sub>H</sub>                                         | Register hold time                                                                   |            | 0.4         |     | 0.5 |     | 0.9 |     | ns   |
| t <sub>FSU</sub>                                       | Register setup time of fast input                                                    |            | 0.8         |     | 0.8 |     | 1.1 |     | ns   |
| t <sub>FH</sub>                                        | Register hold time of fast input                                                     |            | 1.2         |     | 1.2 |     | 1.4 |     | ns   |
| t <sub>RD</sub>                                        | Register delay                                                                       |            |             | 0.5 |     | 0.6 |     | 0.9 | ns   |
| t <sub>COMB</sub>                                      | Combinatorial delay                                                                  |            |             | 0.2 |     | 0.3 |     | 0.5 | ns   |
| t <sub>IC</sub>                                        | Array clock delay                                                                    |            |             | 1.2 |     | 1.8 |     | 2.8 | ns   |
| t <sub>EN</sub>                                        | Register enable time                                                                 |            |             | 1.2 |     | 1.7 |     | 2.6 | ns   |
| t <sub>GLOB</sub>                                      | Global control delay                                                                 |            |             | 0.7 |     | 1.1 |     | 1.6 | ns   |
| t <sub>PRE</sub>                                       | Register preset time                                                                 |            |             | 1.0 |     | 1.3 |     | 1.9 | ns   |
| t <sub>CLR</sub>                                       | Register clear time                                                                  |            |             | 1.0 |     | 1.3 |     | 1.9 | ns   |
| t <sub>PIA</sub>                                       | PIA delay                                                                            | (2)        |             | 0.7 |     | 1.0 |     | 1.4 | ns   |
| t <sub>LPA</sub>                                       | Low-power adder                                                                      | (4)        |             | 1.5 |     | 2.1 |     | 3.2 | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -           | 4    | -   | 7    | -10 |      |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.6  |     | 0.8  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.6  |     | 0.8  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.4  |     | 0.5  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.4  |     | 0.5  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.9  |     | 1.3  | ns   |
|                 | Input to global clock and clear |             | 0.5  |     | 0.9  |     | 1.3  | ns   |
|                 | Input to fast input register    |             | 0.4  |     | 0.8  |     | 1.0  | ns   |
|                 | All outputs                     |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.4  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.4  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.2 |     | -0.3 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.3  |     | 2.4  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.7  |     | 2.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.3  |     | 2.4  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.7  |     | 2.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.7  |     | 3.2  |     | 4.3  | ns   |
|                 | Input to global clock and clear |             | 1.7  |     | 3.2  |     | 4.3  | ns   |
|                 | Input to fast input register    |             | 1.6  |     | 3.0  |     | 4.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

| Table 28.         | EPM7256B Internal Timing                                                             | Note (     | 1)  |             |     |     |     |     |    |
|-------------------|--------------------------------------------------------------------------------------|------------|-----|-------------|-----|-----|-----|-----|----|
| Symbol            | Parameter                                                                            | Conditions |     | Speed Grade |     |     |     |     |    |
|                   |                                                                                      |            | -   | 5           | -   | 7   | -10 |     |    |
|                   |                                                                                      |            | Min | Max         | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                           |            |     | 0.4         |     | 0.6 |     | 0.8 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                       |            |     | 0.4         |     | 0.6 |     | 0.8 | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                     |            |     | 1.5         |     | 2.5 |     | 3.1 | ns |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                              |            |     | 1.5         |     | 1.5 |     | 1.5 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                |            |     | 1.5         |     | 2.3 |     | 3.0 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                              |            |     | 0.4         |     | 0.6 |     | 0.8 | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                    |            |     | 1.7         |     | 2.5 |     | 3.3 | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                            |            |     | 1.5         |     | 2.2 |     | 2.9 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                         |            |     | 0.1         |     | 0.2 |     | 0.3 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF |     | 0.9         |     | 1.4 |     | 1.9 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 5.9         |     | 6.4 |     | 6.9 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                   | C1 = 35 pF |     | 2.2         |     | 3.3 |     | 4.5 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |     | 7.2         |     | 8.3 |     | 9.5 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                          | C1 = 5 pF  |     | 2.2         |     | 3.3 |     | 4.5 | ns |
| t <sub>SU</sub>   | Register setup time                                                                  |            | 1.2 |             | 1.8 |     | 2.5 |     | ns |
| t <sub>H</sub>    | Register hold time                                                                   |            | 0.6 |             | 1.0 |     | 1.3 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                    |            | 0.8 |             | 1.1 |     | 1.1 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                     |            | 1.2 |             | 1.4 |     | 1.4 |     | ns |
| t <sub>RD</sub>   | Register delay                                                                       |            |     | 0.7         |     | 1.0 |     | 1.3 | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                  |            |     | 0.3         |     | 0.4 |     | 0.5 | ns |
| t <sub>IC</sub>   | Array clock delay                                                                    |            |     | 1.5         |     | 2.3 |     | 3.0 | ns |
| t <sub>EN</sub>   | Register enable time                                                                 |            |     | 1.5         |     | 2.2 |     | 2.9 | ns |
| t <sub>GLOB</sub> | Global control delay                                                                 |            |     | 1.3         |     | 2.1 |     | 2.7 | ns |
| t <sub>PRE</sub>  | Register preset time                                                                 |            |     | 1.0         |     | 1.6 |     | 2.1 | ns |
| t <sub>CLR</sub>  | Register clear time                                                                  |            |     | 1.0         |     | 1.6 |     | 2.1 | ns |
| t <sub>PIA</sub>  | PIA delay                                                                            | (2)        |     | 1.7         |     | 2.6 |     | 3.3 | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                      | (4)        |     | 2.0         |     | 3.0 |     | 4.0 | ns |

| Symbol            | Parameter                                                       | Conditions     |       | Speed Grade |         |      |      |      |     |
|-------------------|-----------------------------------------------------------------|----------------|-------|-------------|---------|------|------|------|-----|
|                   |                                                                 |                | -5    |             | -7      |      | -10  |      | 1   |
|                   |                                                                 |                | Min   | Max         | Min     | Max  | Min  | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 5.5         |         | 7.5  |      | 10.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 5.5         |         | 7.5  |      | 10.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                                         | (2)            | 3.6   |             | 4.9     |      | 6.5  |      | ns  |
| t <sub>H</sub>    | Global clock hold time                                          | (2)            | 0.0   |             | 0.0     |      | 0.0  |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input                           |                | 1.0   |             | 1.5     |      | 1.5  |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of<br>fast input                         |                | 1.0   |             | 1.0     |      | 1.0  |      | ns  |
| tfzhsu            | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.5   |             | 3.0     |      | 3.0  |      | ns  |
| t <sub>FZHH</sub> | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |             | 0.0     |      | 0.0  |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 3.7         | 1.0     | 5.0  | 1.0  | 6.7  | ns  |
| t <sub>CH</sub>   | Global clock high time                                          |                | 3.0   |             | 3.0     |      | 4.0  |      | ns  |
| t <sub>CL</sub>   | Global clock low time                                           |                | 3.0   |             | 3.0     |      | 4.0  |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                                          | (2)            | 1.4   |             | 1.9     | 1.9  |      |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                                           | (2)            | 0.5   |             | 0.6     | 0.6  |      |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 5.9         | 1.0 8.0 |      | 1.0  | 10.7 | ns  |
| t <sub>ACH</sub>  | Array clock high time                                           |                | 3.0   |             | 3.0     |      | 4.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                                            |                | 3.0   |             | 3.0     |      | 4.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for<br>clear and preset                     |                | 3.0   |             | 3.0     |      | 4.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                                  | (2)            |       | 6.1         |         | 8.4  |      | 11.1 | ns  |
| f <sub>CNT</sub>  | Maximum internal global<br>clock frequency                      | (2), (3)       | 163.9 | → 119.0 90. |         | 90.1 |      | MHz  |     |
| t <sub>acnt</sub> | Minimum array clock<br>period                                   | (2)            |       | 6.1         | 5.1 8.4 |      |      | 11.1 | ns  |
| facnt             | Maximum internal array clock frequency                          | (2), (3)       | 163.9 |             | 119.0   |      | 90.1 |      | MHz |

| Table 32. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)   Note (1) |                                 |             |     |     |     |      |     |    |
|-----------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|------|-----|----|
| I/O Standard                                                                            | Parameter                       | Speed Grade |     |     |     | Unit |     |    |
|                                                                                         |                                 | -5 -7       |     | -1  | ·10 |      |     |    |
|                                                                                         |                                 | Min         | Max | Min | Max | Min  | Max |    |
| PCI                                                                                     | Input to PIA                    |             | 0.0 |     | 0.0 |      | 0.0 | ns |
|                                                                                         | Input to global clock and clear |             | 0.0 |     | 0.0 |      | 0.0 | ns |
|                                                                                         | Input to fast input register    |             | 0.0 |     | 0.0 |      | 0.0 | ns |
|                                                                                         | All outputs                     |             | 0.0 |     | 0.0 |      | 0.0 | ns |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation:

 $P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$ 

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value depends on the switching frequency and the application logic. The I<sub>CCINT</sub> value is calculated with the following equation:

 $I_{CCINT} =$ 

 $(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$ 

The parameters in this equation are:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit <sup>TM</sup> option turned |
|--------------------|---|---------------------------------------------------------------------|
|                    |   | on, as reported in the MAX+PLUS II Report File (. <b>rpt</b> )      |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                                  |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported in            |
|                    |   | the Report File                                                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                               |
| tog <sub>LC</sub>  | = | Average percentage of logic cells toggling at each clock            |
|                    |   | (typically 12.5%)                                                   |
| A, B, C            | = | Constants, shown in Table 33                                        |

| Table 33. MAX 7000B I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |
| EPM7032B                                               | 0.91 | 0.54 | 0.010 |  |  |  |  |
| EPM7064B                                               | 0.91 | 0.54 | 0.012 |  |  |  |  |
| EPM7128B                                               | 0.91 | 0.54 | 0.016 |  |  |  |  |
| EPM7256B                                               | 0.91 | 0.54 | 0.017 |  |  |  |  |
| EPM7512B                                               | 0.91 | 0.54 | 0.019 |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.



Figure 17. I<sub>CC</sub> vs. Frequency for EPM7128B Devices





# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.



#### Figure 21. 48-Pin VTQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.5 supersedes information published in previous versions.

#### Version 3.5

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.5:

■ Updated Figure 28.

### Version 3.4

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.4:

Updated text in the "Power Sequencing & Hot-Socketing" section.