# E·XFL



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

## Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 5 ns                                                       |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                            |
| Number of Logic Elements/Blocks | 2                                                          |
| Number of Macrocells            | 32                                                         |
| Number of Gates                 | 600                                                        |
| Number of I/O                   | 36                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-TQFP                                                    |
| Supplier Device Package         | 44-TQFP (10x10)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7032btc44-5n |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.

## Macrocells

The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell.



Figure 2. MAX 7000B Macrocell

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry.

All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns).

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

## Programmable Speed/Power Control

Output

Configuration

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

### Figure 11. MAX 7000B AC Test Conditions



## Operating Conditions

Tables 14 through 17 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices.

| Table 1            | Table 14. MAX 7000B Device Absolute Maximum Ratings Note (1) |            |      |     |      |  |  |  |  |  |  |
|--------------------|--------------------------------------------------------------|------------|------|-----|------|--|--|--|--|--|--|
| Symbol             | Parameter                                                    | Conditions | Min  | Max | Unit |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                               |            | -0.5 | 3.6 | V    |  |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage                                               |            | -0.5 | 3.6 | V    |  |  |  |  |  |  |
| VI                 | DC input voltage                                             | (2)        | -2.0 | 4.6 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                   |            | -33  | 50  | mA   |  |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                          | No bias    | -65  | 150 | °C   |  |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                          | Under bias | -65  | 135 | °C   |  |  |  |  |  |  |
| TJ                 | Junction temperature                                         | Under bias | -65  | 135 | °C   |  |  |  |  |  |  |

## Figure 14. MAX 7000B Switching Waveforms



| Symbol             | Parameter                                                       | Conditions     |       |     | Speed | Grade |       |     | Unit |
|--------------------|-----------------------------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------|
|                    |                                                                 |                | -3    | .5  | -5    | .0    | -7    | .5  |      |
|                    |                                                                 |                | Min   | Max | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.1   |     | 3.0   |       | 4.5   |     | ns   |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |     | 1.0   |       | 1.5   |     | ns   |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |     | 1.0   |       | 1.0   |     | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |     | 2.5   |       | 3.0   |     | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4 | 1.0   | 3.4   | 1.0   | 5.0 | ns   |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 0.9   |     | 1.3   |       | 1.9   |     | ns   |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |     | 0.3   |       | 0.6   |     | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6 | 1.0   | 5.1   | 1.0   | 7.6 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| facnt              | Maximum internal array clock frequency                          | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |

## Tables 18 through 32 show MAX 7000B device timing parameters.

| Table 20. EPM7032B Selectable I/O Standard Timing Adder Delays Notes (1) |                                 |             |     |      |     |      |     |    |  |  |
|--------------------------------------------------------------------------|---------------------------------|-------------|-----|------|-----|------|-----|----|--|--|
| I/O Standard                                                             | Parameter                       | Speed Grade |     |      |     |      |     |    |  |  |
|                                                                          |                                 | -3          | 8.5 | -5.0 |     | -7.5 |     |    |  |  |
|                                                                          |                                 | Min         | Max | Min  | Max | Min  | Max |    |  |  |
| PCI                                                                      | Input to PIA                    |             | 0.0 |      | 0.0 |      | 0.0 | ns |  |  |
|                                                                          | Input to global clock and clear |             | 0.0 |      | 0.0 |      | 0.0 | ns |  |  |
|                                                                          | Input to fast input register    |             | 0.0 |      | 0.0 |      | 0.0 | ns |  |  |
|                                                                          | All outputs                     |             | 0.0 |      | 0.0 |      | 0.0 | ns |  |  |

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of all LABs.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol            | Parameter                                                                         | Conditions |     |     | Speed | Grade |     |     | Unit |
|-------------------|-----------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                   |                                                                                   |            | -   | 3   | -     | 5     | -   | 7   |      |
|                   |                                                                                   |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |            |     | 0.3 |       | 0.5   |     | 0.7 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |            |     | 0.3 |       | 0.5   |     | 0.7 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                  |            |     | 0.9 |       | 1.3   |     | 2.0 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                           |            |     | 1.0 |       | 1.5   |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                             |            |     | 1.5 |       | 2.1   |     | 3.2 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |            |     | 0.4 |       | 0.6   |     | 0.9 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                 |            |     | 1.4 |       | 2.0   |     | 3.1 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                         |            |     | 1.2 |       | 1.7   |     | 2.6 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |            |     | 0.1 |       | 0.2   |     | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$       | C1 = 35 pF |     | 0.9 |       | 1.2   |     | 1.8 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.2   |     | 6.8 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                | C1 = 35 pF |     | 1.6 |       | 2.2   |     | 3.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF |     | 6.6 |       | 7.2   |     | 8.4 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                       | C1 = 5 pF  |     | 1.6 |       | 2.2   |     | 3.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                               |            | 0.7 |     | 1.1   |       | 1.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                |            | 0.4 |     | 0.5   |       | 0.9 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |            | 0.8 |     | 0.8   |       | 1.1 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |            | 1.2 |     | 1.2   |       | 1.4 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                    |            |     | 0.5 |       | 0.6   |     | 0.9 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                               |            |     | 0.2 |       | 0.3   |     | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                 |            |     | 1.2 |       | 1.8   |     | 2.8 | ns   |
| t <sub>EN</sub>   | Register enable time                                                              |            |     | 1.2 |       | 1.7   |     | 2.6 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                              |            |     | 0.7 |       | 1.1   |     | 1.6 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                              |            |     | 1.0 |       | 1.3   |     | 1.9 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                               |            |     | 1.0 |       | 1.3   |     | 1.9 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                         | (2)        |     | 0.7 |       | 1.0   |     | 1.4 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                   | (4)        |     | 1.5 |       | 2.1   |     | 3.2 | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -           | 3    | -5  |      | -7  |      |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to global clock and clear |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to fast input register    |             | 0.4  |     | 0.6  |     | 0.9  | ns   |
|                 | All outputs                     |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to global clock and clear |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to fast input register    |             | 1.5  |     | 2.1  |     | 3.2  | ns   |
|                 | All outputs                     |             | 0.0  | l   | 0.0  |     | 0.0  | ns   |

| Symbol             | Parameter                                                       | Conditions     |       | Speed Grade |       |     |      |      |     |  |
|--------------------|-----------------------------------------------------------------|----------------|-------|-------------|-------|-----|------|------|-----|--|
|                    |                                                                 |                | -     | 4           | -     | 7   |      | 10   |     |  |
|                    |                                                                 |                | Min   | Max         | Min   | Max | Min  | Max  |     |  |
| t <sub>PD1</sub>   | Input to non-registered output                                  | C1 = 35 pF (2) |       | 4.0         |       | 7.5 |      | 10.0 | ns  |  |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 4.0         |       | 7.5 |      | 10.0 | ns  |  |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.5   |             | 4.5   |     | 6.1  |      | ns  |  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |             | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |             | 1.5   |     | 1.5  |      | ns  |  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |             | 1.0   |     | 1.0  |      | ns  |  |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |             | 3.0   |     | 3.0  |      | ns  |  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |             | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.8         | 1.0   | 5.7 | 1.0  | 7.5  | ns  |  |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |             | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |             | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 1.2   |             | 2.0   |     | 2.8  |      | ns  |  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |             | 0.7   |     | 0.9  |      | ns  |  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 4.1         | 1.0   | 8.2 | 1.0  | 10.8 | ns  |  |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |             | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |             | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |             | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>cnt</sub>   | Minimum global clock<br>period                                  | (2)            |       | 4.1         |       | 7.9 |      | 10.6 | ns  |  |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 243.9 |             | 126.6 |     | 94.3 |      | MHz |  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 4.1         |       | 7.9 |      | 10.6 | ns  |  |
| f <sub>acnt</sub>  | Maximum internal array clock frequency                          | (2), (3)       | 243.9 |             | 126.6 |     | 94.3 |      | MHz |  |

| Table 26. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |     |     |       |       |     |     |      |  |
|---------------------------------------------------------------------------------------|---------------------------------|-----|-----|-------|-------|-----|-----|------|--|
| I/O Standard                                                                          | Parameter                       |     |     | Speed | Grade |     |     | Unit |  |
|                                                                                       |                                 | -   | -4  |       | 7     | -10 |     |      |  |
|                                                                                       |                                 | Min | Max | Min   | Max   | Min | Max |      |  |
| PCI                                                                                   | Input to PIA                    |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | Input to global clock and clear |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | Input to fast input register    |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | All outputs                     |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 29. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |             |     |     |     |     |     |     |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|-----|--|--|
| I/O Standard                                                                          | Parameter                       | Speed Grade |     |     |     |     |     |     |  |  |
|                                                                                       |                                 | -           | -5  |     | -5  |     | 7   | -10 |  |  |
|                                                                                       |                                 | Min         | Max | Min | Max | Min | Max |     |  |  |
| PCI                                                                                   | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0 | ns  |  |  |
|                                                                                       | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0 | ns  |  |  |
|                                                                                       | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0 | ns  |  |  |
|                                                                                       | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0 | ns  |  |  |

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 32. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |     |     |       |       |     |     |      |  |
|---------------------------------------------------------------------------------------|---------------------------------|-----|-----|-------|-------|-----|-----|------|--|
| I/O Standard                                                                          | Parameter                       |     |     | Speed | Grade |     |     | Unit |  |
|                                                                                       |                                 | -   | -5  |       | 7     | -10 |     |      |  |
|                                                                                       |                                 | Min | Max | Min   | Max   | Min | Max |      |  |
| PCI                                                                                   | Input to PIA                    |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | Input to global clock and clear |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | Input to fast input register    |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |
|                                                                                       | All outputs                     |     | 0.0 |       | 0.0   |     | 0.0 | ns   |  |

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation:

 $P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$ 

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).



Figure 15. I<sub>CC</sub> vs. Frequency for EPM7032B Devices







Figure 19. I<sub>CC</sub> vs. Frequency for EPM7512B Devices

## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.



## Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram





Package outline not drawn to scale.



Figure 26. 169-Pin Ultra FineLine BGA Pin-Out Diagram

Package outline not drawn to scale.



A1 Ball