Welcome to **E-XFL.COM** Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u> Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ## **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 5 ns | | Voltage Supply - Internal | 2.375V ~ 2.625V | | Number of Logic Elements/Blocks | 2 | | Number of Macrocells | 32 | | Number of Gates | 600 | | Number of I/O | 36 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | - | | Supplier Device Package | 48-TQFP | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7032btc48-5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## ...and More Features - System-level features - MultiVolt™ I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels - Programmable power-saving mode for 50% or greater power reduction in each macrocell - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+ - Bus-hold option on I/O pins - PCI compatible - Bus-friendly architecture including programmable slew-rate control - Open-drain output option - Programmable security bit for protection of proprietary designs - Built-in boundary-scan test circuitry compliant with IEEE Std. 1149.1 - Supports hot-socketing operation - Programmable ground pins - Advanced architecture features - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls - Two global clock signals with optional inversion - Programmable power-up states for macrocell registers - 6 to 10 pin- or logic-driven output enable signals - Advanced package options - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-saving FineLine BGA™, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages - Pin-compatibility with other MAX 7000B devices in the same package - Advanced software support - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, and ByteBlasterMV™ parallel port download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf)-capable incircuit tester ## General Description MAX 7000B devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz. See Table 2. | Table 2. MAX 70 | 00B Speed Gr | <b>rades</b> No | ote (1) | | | | | | |-----------------|--------------|-----------------|----------|----------|----------|--|--|--| | Device | | Speed Grade | | | | | | | | | -3 | -4 | -5 | -7 | -10 | | | | | EPM7032B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | EPM7064B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | EPM7128B | | <b>✓</b> | | <b>✓</b> | ✓ | | | | | EPM7256B | | | <b>✓</b> | <b>✓</b> | ✓ | | | | | EPM7512B | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | #### Notes: Contact Altera Marketing for up-to-date information on available device speed grades. The MAX 7000B architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000B devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, 0.8-mm Ultra FineLine BGA, PQFP, TQFP, and TQFP packages. See Table 3. | Table 3. MAX | 7000B | Maximu | m User i | I/O Pins | Note ( | (1) | | | | | | |--------------|----------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------| | Device | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) | | EPM7032B | 36 | 36 | 36 | 36 | | | | | | | | | EPM7064B | 36 | 36 | 40 | 41 | 68 | 68 | | | | | | | EPM7128B | | | | 41 | 84 | 84 | 100 | 100 | | | 100 | | EPM7256B | | | | | 84 | | 120 | 141 | 164 | | 164 | | EPM7512B | | | | | | | 120 | 141 | 176 | 212 | 212 | #### Notes: - When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins. - (2) Contact Altera for up-to-date information on available device package options. - (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. - (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times. MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell. ### **Macrocells** The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell. Figure 2. MAX 7000B Macrocell Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources: - Shareable expanders, which are inverted product terms that are fed back into the logic array - Parallel expanders, which are product terms borrowed from adjacent macrocells The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design. For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. Each programmable register can be clocked in three different modes: - Global clock signal. This mode achieves the fastest clock-to-output performance. - Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock. - Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins. Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2. Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry. All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns). ## **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000B architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. ### Shareable Expanders Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells. Figure 3. MAX 7000B Shareable Expanders Shareable expanders can be shared by any or all macrocells in an LAB. Altera Corporation 9 16 Shared Expanders 36 Signals from PIA ## Parallel Expanders Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB. The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 6. I/O Control Block of MAX 7000B Devices #### Note: (1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm. | Table 4. MAX 7000B t <sub>PUL</sub> | Table 4. MAX 7000B t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values | | | | | | | | | | |-------------------------------------|---------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|--| | Device | Programming Stand-Alone Verification | | | | | | | | | | | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | | | | | | | EMP7032B | 2.12 | 70,000 | 0.002 | 18,000 | | | | | | | | EMP7064B | 2.12 | 120,000 | 0.002 | 35,000 | | | | | | | | EMP7128B | 2.12 | 222,000 | 0.002 | 69,000 | | | | | | | | EMP7256B | 2.12 | 466,000 | 0.002 | 151,000 | | | | | | | | EMP7512B | 2.12 | 914,000 | 0.002 | 300,000 | | | | | | | Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies. | Table 5. MAX 7000B In-System Programming Times for Different Test Clock Frequencies | | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--| | Device | | f <sub>TCK</sub> | | | | | | | | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EMP7032B | 2.13 | 2.13 | 2.15 | 2.19 | 2.26 | 2.47 | 2.82 | 3.52 | S | | | EMP7064B | 2.13 | 2.14 | 2.18 | 2.24 | 2.36 | 2.72 | 3.32 | 4.52 | S | | | EMP7128B | 2.14 | 2.16 | 2.23 | 2.34 | 2.56 | 3.23 | 4.34 | 6.56 | S | | | EMP7256B | 2.17 | 2.21 | 2.35 | 2.58 | 3.05 | 4.45 | 6.78 | 11.44 | S | | | EMP7512B | 2.21 | 2.30 | 2.58 | 3.03 | 3.95 | 6.69 | 11.26 | 20.40 | S | | | Table 1. MAX 7000B Stand-Alone Verification Times for Different Test Clock Frequencies | | | | | | | | | | | |----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--| | Device | | f <sub>TCK</sub> | | | | | | | | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EMP7032B | 0.00 | 0.01 | 0.01 | 0.02 | 0.04 | 0.09 | 0.18 | 0.36 | S | | | EMP7064B | 0.01 | 0.01 | 0.02 | 0.04 | 0.07 | 0.18 | 0.35 | 0.70 | S | | | EMP7128B | 0.01 | 0.02 | 0.04 | 0.07 | 0.14 | 0.35 | 0.69 | 1.38 | S | | | EMP7256B | 0.02 | 0.03 | 0.08 | 0.15 | 0.30 | 0.76 | 1.51 | 3.02 | S | | | EMP7512B | 0.03 | 0.06 | 0.15 | 0.30 | 0.60 | 1.50 | 3.00 | 6.00 | S | | Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode. Figure 10 shows a block diagram of the bus-hold circuit. Figure 10. Bus-Hold Circuit ## PCI Compatibility MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications. | Table 13. MAX 70<br>Specifications | Table 13. MAX 7000B Device Speed Grades that Meet PCI Timing<br>Specifications | | | | | | | | | |------------------------------------|--------------------------------------------------------------------------------|------------|--|--|--|--|--|--|--| | Device | Specification | | | | | | | | | | | 33-MHz PCI | 66-MHz PCI | | | | | | | | | EPM7032B | All speed grades | -3 | | | | | | | | | EPM7064B | All speed grades | -3 | | | | | | | | | EPM7128B | All speed grades | -4 | | | | | | | | | EPM7256B | All speed grades | -5 (1) | | | | | | | | | EPM7512B | All speed grades | -5 (1) | | | | | | | | #### Note: (1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications. ## Figure 11. MAX 7000B AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs. Switches S1 and S2 are open for all tests except output disable timing parameters. ## Operating Conditions Tables 14 through 17 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices. | Table 1 | Table 14. MAX 7000B Device Absolute Maximum Ratings Note (1) | | | | | | | | | | | |--------------------|--------------------------------------------------------------|------------|------|-----|------|--|--|--|--|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | | | V <sub>CCINT</sub> | Supply voltage | | -0.5 | 3.6 | V | | | | | | | | V <sub>CCIO</sub> | Supply voltage | | -0.5 | 3.6 | V | | | | | | | | VI | DC input voltage | (2) | -2.0 | 4.6 | V | | | | | | | | I <sub>OUT</sub> | DC output current, per pin | | -33 | 50 | mA | | | | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | | | | T <sub>A</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | | | | | $T_{J}$ | Junction temperature | Under bias | -65 | 135 | ° C | | | | | | | | Table 20. EPM7032B | Table 20. EPM7032B Selectable I/O Standard Timing Adder Delays Notes (1) | | | | | | | | | | |--------------------|--------------------------------------------------------------------------|----------------|-----|-------|-------|-----|-----|------|--|--| | I/O Standard | Parameter | | | Speed | Grade | | | Unit | | | | | | -3.5 -5.0 -7.5 | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | | Input to fast input register | | | ns | | | | | | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | | #### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of all LABs. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |--------------------|-----------------------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------| | | | | | -3 | | -5 | | 7 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 3.5 | | 5.0 | | 7.5 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 3.5 | | 5.0 | | 7.5 | ns | | t <sub>SU</sub> | Global clock setup time | (2) | 2.1 | | 3.0 | | 4.5 | | ns | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 1.0 | | 1.0 | | 1.5 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time | | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>FZHH</sub> | Global clock hold time of fast input with zero hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 2.4 | 1.0 | 3.4 | 1.0 | 5.0 | ns | | t <sub>CH</sub> | Global clock high time | | 1.5 | | 2.0 | | 3.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 1.5 | | 2.0 | | 3.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | (2) | 0.9 | | 1.3 | | 1.9 | | ns | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.6 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 3.6 | 1.0 | 5.1 | 1.0 | 7.6 | ns | | t <sub>ACH</sub> | Array clock high time | | 1.5 | | 2.0 | | 3.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 1.5 | | 2.0 | | 3.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | | 1.5 | | 2.0 | | 3.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 3.3 | | 4.7 | | 7.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (3) | 303.0 | | 212.8 | | 142.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 3.3 | | 4.7 | | 7.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (3) | 303.0 | | 212.8 | | 142.9 | | MHz | | I/O Standard | Parameter | | | Speed | Grade | | | Unit | |-----------------|---------------------------------|-----|------|-------|-------|-----|------|------| | | | - | 3 | - | ·5 | - | 7 | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to global clock and clear | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.4 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.4 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.5 | | 0.7 | | 1.1 | ns | | | Input to global clock and clear | | 0.5 | | 0.7 | | 1.1 | ns | | | Input to fast input register | | 0.4 | | 0.6 | | 0.9 | ns | | | All outputs | | 1.2 | | 1.7 | | 2.6 | ns | | SSTL-2 Class I | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | -0.1 | | -0.1 | | -0.2 | ns | | SSTL-3 Class I | Input to PIA | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to global clock and clear | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to fast input register | | 1.5 | | 2.1 | | 3.2 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------| | | | | -4 | | -7 | | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.6 | | 0.8 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.3 | | 0.6 | | 0.8 | ns | | t <sub>FIN</sub> | Fast input delay | | | 1.3 | | 2.9 | | 3.7 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.0 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.8 | | 3.8 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 1.6 | | 2.9 | | 3.8 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.4 | | 2.6 | | 3.4 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.3 | | 0.4 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.7 | | 2.2 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.7 | | 7.2 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.8 | | 3.3 | | 4.4 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 6.8 | | 8.3 | | 9.4 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 1.8 | | 3.3 | | 4.4 | ns | | $t_{SU}$ | Register setup time | | 1.0 | | 1.9 | | 2.6 | | ns | | t <sub>H</sub> | Register hold time | | 0.4 | | 0.8 | | 1.1 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 0.9 | | 0.9 | | ns | | $t_{FH}$ | Register hold time of fast input | | 1.2 | | 1.6 | | 1.6 | | ns | | $t_{RD}$ | Register delay | | | 0.5 | | 1.1 | | 1.4 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.4 | | 2.8 | | 3.6 | ns | | $t_{EN}$ | Register enable time | | | 1.4 | | 2.6 | | 3.4 | ns | | $t_{GLOB}$ | Global control delay | | | 1.1 | | 2.3 | | 3.1 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.9 | | 2.6 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.9 | | 2.6 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.0 | | 2.0 | | 2.8 | ns | | t <sub>LPA</sub> | Low-power adder | (4) | | 1.5 | | 2.8 | | 3.8 | ns | | Table 29. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|----|--|--|--| | I/O Standard | Parameter | Speed Grade | | | | | | | | | | | | | -5 | | -7 | | -10 | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | | | #### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Table 32. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|------|--|--|--| | I/O Standard | Parameter | Speed Grade | | | | | | Unit | | | | | | | -5 | | -7 | | -10 | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | | | #### Notes to tables: - These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. # Power Consumption Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation: $$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$ The $P_{\rm IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Figure 17. $I_{CC}$ vs. Frequency for EPM7128B Devices ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices. Figure 20. 44-Pin PLCC/TQFP Package Pin-Out Diagram Package outlines not drawn to scale. ### Version 3.3 The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.3: - Updated Table 3. - Added Tables 4 through 6. ### Version 3.2 The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.2: Updated Note (10) and added ambient temperature (T<sub>A</sub>) information to Table 15. ### Version 3.1 The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.1: - Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 16. - Updated leakage current conditions in Table 16. #### Version 3.0 The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.0: - Updated timing numbers in Table 1. - Updated Table 16. - Updated timing in Tables 18, 19, 21, 22, 24, 25, 27, 28, 30, and 31. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. LS. EN ISO 9001