# E·XFL

## Intel - EPM7064BTC100-5N Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5 ns                                                        |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 4                                                           |
| Number of Macrocells            | 64                                                          |
| Number of Gates                 | 1250                                                        |
| Number of I/O                   | 68                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-TQFP                                                    |
| Supplier Device Package         | 100-TQFP (14x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064btc100-5n |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| and More<br>Features | <ul> <li>System-level features</li> <li>MultiVolt<sup>™</sup> I/O interface enabling device core to run at 2.5 V,</li> <li>while I/O mine are compatible with 2.2 V, 2.5 V, and 1.8 V logic</li> </ul> |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels                                                                                                                                |
|                      | <ul> <li>Programmable power-saving mode for 50% or greater power</li> </ul>                                                                                                                            |
|                      | reduction in each macrocell                                                                                                                                                                            |
|                      | <ul> <li>Fast input setup times provided by a dedicated path from I/O</li> </ul>                                                                                                                       |
|                      | pin to macrocell registers                                                                                                                                                                             |
|                      | <ul> <li>Support for advanced I/O standards, including SSTL-2 and</li> </ul>                                                                                                                           |
|                      | SSTL-3, and GTL+                                                                                                                                                                                       |
|                      | <ul> <li>Bus-hold option on I/O pins</li> </ul>                                                                                                                                                        |
|                      | – PCI compatible                                                                                                                                                                                       |
|                      | <ul> <li>Bus-friendly architecture including programmable slew-rate<br/>control</li> </ul>                                                                                                             |
|                      | <ul> <li>Open-drain output option</li> </ul>                                                                                                                                                           |
|                      | <ul> <li>Programmable security bit for protection of proprietary designs</li> </ul>                                                                                                                    |
|                      | <ul> <li>Built-in boundary-scan test circuitry compliant with</li> </ul>                                                                                                                               |
|                      | IEEE Std. 1149.1                                                                                                                                                                                       |
|                      | <ul> <li>Supports hot-socketing operation</li> </ul>                                                                                                                                                   |
|                      | <ul> <li>Programmable ground pins</li> </ul>                                                                                                                                                           |
|                      | <ul> <li>Advanced architecture features</li> <li>Brogrammable interconnect error (BLA) continuous routing</li> </ul>                                                                                   |
|                      | <ul> <li>Programmable interconnect array (PIA) continuous routing<br/>structure for fast, predictable performance</li> </ul>                                                                           |
|                      | <ul> <li>Configurable expander product-term distribution, allowing up</li> </ul>                                                                                                                       |
|                      | to 32 product terms per macrocell                                                                                                                                                                      |
|                      | <ul> <li>Programmable macrocell registers with individual clear, preset,</li> </ul>                                                                                                                    |
|                      | clock, and clock enable controls                                                                                                                                                                       |
|                      | <ul> <li>Two global clock signals with optional inversion</li> </ul>                                                                                                                                   |
|                      | <ul> <li>Programmable power-up states for macrocell registers</li> </ul>                                                                                                                               |
|                      | <ul> <li>6 to 10 pin- or logic-driven output enable signals</li> </ul>                                                                                                                                 |
|                      | Advanced package options                                                                                                                                                                               |
|                      | <ul> <li>Pin counts ranging from 44 to 256 in a variety of thin quad flat</li> </ul>                                                                                                                   |
|                      | pack (TQFP), plastic quad flat pack (PQFP), ball-grid array                                                                                                                                            |
|                      | (BGA), space-saving FineLine BGA <sup>™</sup> , 0.8-mm Ultra                                                                                                                                           |
|                      | FineLine BGA, and plastic J-lead chip carrier (PLCC) packages                                                                                                                                          |
|                      | <ul> <li>Pin-compatibility with other MAX 7000B devices in the same</li> </ul>                                                                                                                         |
|                      | package                                                                                                                                                                                                |
|                      | <ul> <li>Advanced software support</li> </ul>                                                                                                                                                          |
|                      | - Software design support and automatic place-and-route                                                                                                                                                |
|                      | provided by Altera's MAX+PLUS <sup>®</sup> II development system for                                                                                                                                   |
|                      | Windows-based PCs and Sun SPARCstation, and HP 9000                                                                                                                                                    |
|                      | Series 700/800 workstations                                                                                                                                                                            |
|                      |                                                                                                                                                                                                        |
|                      |                                                                                                                                                                                                        |
|                      |                                                                                                                                                                                                        |

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry.

All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns).

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.



Figure 8. MAX 7000B JTAG Waveforms

Table 9 shows the JTAG timing parameters and values for MAX 7000B devices.

| <b>Table 9.</b><br>Note (1) | JTAG Timing Parameters & Values for MAX 70     | 00B Dev | ices |      |
|-----------------------------|------------------------------------------------|---------|------|------|
| Symbol                      | Parameter                                      | Min     | Max  | Unit |
| t <sub>JCP</sub>            | TCK clock period                               | 100     |      | ns   |
| t <sub>JCH</sub>            | TCK clock high time                            | 50      |      | ns   |
| t <sub>JCL</sub>            | TCK clock low time                             | 50      |      | ns   |
| t <sub>JPSU</sub>           | JTAG port setup time                           | 20      |      | ns   |
| t <sub>JPH</sub>            | JTAG port hold time                            | 45      |      | ns   |
| t <sub>JPCO</sub>           | JTAG port clock to output                      |         | 25   | ns   |
| t <sub>JPZX</sub>           | JTAG port high impedance to valid output       |         | 25   | ns   |
| t <sub>JPXZ</sub>           | JTAG port valid output to high impedance       |         | 25   | ns   |
| t <sub>JSSU</sub>           | Capture register setup time                    | 20      |      | ns   |
| t <sub>JSH</sub>            | Capture register hold time                     | 45      |      | ns   |
| t <sub>JSCO</sub>           | Update register clock to output                |         | 25   | ns   |
| t <sub>JSZX</sub>           | Update register high impedance to valid output |         | 25   | ns   |
| t <sub>JSXZ</sub>           | Update register valid output to high impedance |         | 25   | ns   |

Note:

(1) Timing parameters in this table apply to all  $V_{CCIO}$  levels.

# Programmable Speed/Power Control

Output

Configuration

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

| Table 10. MAX 700                                        | able 10. MAX 7000B MultiVolt I/O Support |              |              |     |              |              |              |              |  |  |
|----------------------------------------------------------|------------------------------------------|--------------|--------------|-----|--------------|--------------|--------------|--------------|--|--|
| V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) |                                          |              |              |     |              |              |              |              |  |  |
|                                                          | 1.8                                      | 2.5          | 3.3          | 5.0 | 1.8          | 2.5          | 3.3          | 5.0          |  |  |
| 1.8                                                      | $\checkmark$                             | ~            | ~            |     | $\checkmark$ |              |              |              |  |  |
| 2.5                                                      | $\checkmark$                             | $\checkmark$ | ~            |     |              | $\checkmark$ |              |              |  |  |
| 3.3                                                      | $\checkmark$                             | $\checkmark$ | $\checkmark$ |     |              |              | $\checkmark$ | $\checkmark$ |  |  |

## **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

## **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

## **Slew-Rate Control**

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

## Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

Figure 12 shows the typical output drive characteristics of MAX 7000B devices.



Figure 12. Output Drive Characteristics of MAX 7000B Devices

## **Timing Model**

MAX 7000B device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 13. MAX 7000B devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Figure 13. MAX 7000B Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 14 shows the timing relationship between internal and external delay parameters.



See *Application Note 94* (*Understanding MAX 7000 Timing*) for more information.

| Table 20. EPM7032B Selectable I/O Standard Timing Adder Delays       Notes (1) |                                 |               |     |      |     |      |     |      |  |  |
|--------------------------------------------------------------------------------|---------------------------------|---------------|-----|------|-----|------|-----|------|--|--|
| I/O Standard                                                                   | Parameter                       | Speed Grade U |     |      |     |      |     | Unit |  |  |
|                                                                                |                                 | -3.5          |     | -5.0 |     | -7.5 |     |      |  |  |
|                                                                                |                                 | Min           | Max | Min  | Max | Min  | Max |      |  |  |
| PCI                                                                            | Input to PIA                    |               | 0.0 |      | 0.0 |      | 0.0 | ns   |  |  |
|                                                                                | Input to global clock and clear |               | 0.0 |      | 0.0 |      | 0.0 | ns   |  |  |
|                                                                                | Input to fast input register    |               | 0.0 |      | 0.0 |      | 0.0 | ns   |  |  |
|                                                                                | All outputs                     |               | 0.0 |      | 0.0 |      | 0.0 | ns   |  |  |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of all LABs.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 26. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)       Note (1) |                                 |                |     |     |     |     |      |    |  |
|---------------------------------------------------------------------------------------------|---------------------------------|----------------|-----|-----|-----|-----|------|----|--|
| I/O Standard                                                                                | Parameter                       | Speed Grade Un |     |     |     |     | Unit |    |  |
|                                                                                             |                                 | -4             |     | -7  |     | -10 |      |    |  |
|                                                                                             |                                 | Min            | Max | Min | Max | Min | Max  |    |  |
| PCI                                                                                         | Input to PIA                    |                | 0.0 |     | 0.0 |     | 0.0  | ns |  |
|                                                                                             | Input to global clock and clear |                | 0.0 |     | 0.0 |     | 0.0  | ns |  |
|                                                                                             | Input to fast input register    |                | 0.0 |     | 0.0 |     | 0.0  | ns |  |
|                                                                                             | All outputs                     |                | 0.0 |     | 0.0 |     | 0.0  | ns |  |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol            | Parameter                                                                            | Conditions | Speed Grade |     |     |     |     |     | Unit |
|-------------------|--------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|
|                   |                                                                                      |            | -5          |     | -7  |     | -10 |     |      |
|                   |                                                                                      |            | Min         | Max | Min | Max | Min | Max | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                           |            |             | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                       |            |             | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                     |            |             | 1.5 |     | 2.5 |     | 3.1 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                              |            |             | 1.5 |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                |            |             | 1.5 |     | 2.3 |     | 3.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                              |            |             | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                    |            |             | 1.7 |     | 2.5 |     | 3.3 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                            |            |             | 1.5 |     | 2.2 |     | 2.9 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                         |            |             | 0.1 |     | 0.2 |     | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF |             | 0.9 |     | 1.4 |     | 1.9 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |             | 5.9 |     | 6.4 |     | 6.9 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$           | C1 = 35 pF |             | 2.2 |     | 3.3 |     | 4.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V     | C1 = 35 pF |             | 7.2 |     | 8.3 |     | 9.5 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                          | C1 = 5 pF  |             | 2.2 |     | 3.3 |     | 4.5 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                  |            | 1.2         |     | 1.8 |     | 2.5 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                   |            | 0.6         |     | 1.0 |     | 1.3 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                    |            | 0.8         |     | 1.1 |     | 1.1 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                     |            | 1.2         |     | 1.4 |     | 1.4 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                       |            | 1           | 0.7 |     | 1.0 |     | 1.3 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                  |            | 1           | 0.3 |     | 0.4 |     | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                    |            |             | 1.5 |     | 2.3 |     | 3.0 | ns   |
| t <sub>EN</sub>   | Register enable time                                                                 |            | 1           | 1.5 |     | 2.2 |     | 2.9 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                 |            | 1           | 1.3 |     | 2.1 |     | 2.7 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                 |            |             | 1.0 |     | 1.6 |     | 2.1 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                  |            | 1           | 1.0 |     | 1.6 |     | 2.1 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                            | (2)        | 1           | 1.7 |     | 2.6 |     | 3.3 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                      | (4)        |             | 2.0 |     | 3.0 |     | 4.0 | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -5          |      | -7  |      | -10 |      |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.4  |     | 0.6  |     | 0.8  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.5  |     | 0.6  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.6  |     | 0.9  |     | 1.2  | ns   |
|                 | Input to global clock and clear |             | 0.6  |     | 0.9  |     | 1.2  | ns   |
|                 | Input to fast input register    |             | 0.5  |     | 0.8  |     | 1.0  | ns   |
|                 | All outputs                     |             | 1.3  |     | 2.0  |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.5  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to global clock and clear |             | 1.3  |     | 2.0  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.7  |     | 2.2  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.5  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to global clock and clear |             | 1.3  |     | 2.0  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.7  |     | 2.2  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.2 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.4  |     | 2.1  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.1  |     | 1.7  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.4  |     | 2.1  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.1  |     | 1.7  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.8  | l   | 2.7  |     | 3.6  | ns   |
|                 | Input to global clock and clear |             | 1.8  | l   | 2.7  |     | 3.6  | ns   |
|                 | Input to fast input register    |             | 1.7  |     | 2.6  |     | 3.4  | ns   |
|                 | All outputs                     |             | 0.0  | 1   | 0.0  |     | 0.0  | ns   |

| Symbol             | Parameter                                                       | Conditions     | Speed Grade |     |       |     |      |      |     |
|--------------------|-----------------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|
|                    |                                                                 |                | -           | -5  |       | -7  |      | -10  |     |
|                    |                                                                 |                | Min         | Max | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |             | 5.5 |       | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |             | 5.5 |       | 7.5 |      | 10.0 | ns  |
| t <sub>su</sub>    | Global clock setup time                                         | (2)            | 3.6         |     | 4.9   |     | 6.5  |      | ns  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0         |     | 1.5   |     | 1.5  |      | ns  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0         |     | 1.0   |     | 1.0  |      | ns  |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.5         |     | 3.0   |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0         | 3.7 | 1.0   | 5.0 | 1.0  | 6.7  | ns  |
| t <sub>CH</sub>    | Global clock high time                                          |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>    | Global clock low time                                           |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 1.4         |     | 1.9   |     | 2.5  |      | ns  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.5         |     | 0.6   |     | 0.8  |      | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0         | 5.9 | 1.0   | 8.0 | 1.0  | 10.7 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |             | 6.1 |       | 8.4 |      | 11.1 | ns  |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 163.9       |     | 119.0 |     | 90.1 |      | MHz |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |             | 6.1 |       | 8.4 |      | 11.1 | ns  |
| facnt              | Maximum internal array clock frequency                          | (2), (3)       | 163.9       |     | 119.0 |     | 90.1 |      | MHz |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -5          |      | -7  |      | -10 |      |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.4  |     | 0.5  |     | 0.7  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.5  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.7  |     | 1.0  |     | 1.3  | ns   |
|                 | Input to global clock and clear |             | 0.6  |     | 0.8  |     | 1.0  | ns   |
|                 | Input to fast input register    |             | 0.5  |     | 0.6  |     | 0.8  | ns   |
|                 | All outputs                     |             | 1.3  |     | 1.8  |     | 2.3  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.9  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to fast input register    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

The I<sub>CCINT</sub> value depends on the switching frequency and the application logic. The I<sub>CCINT</sub> value is calculated with the following equation:

 $I_{CCINT} =$ 

 $(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$ 

The parameters in this equation are:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit <sup>TM</sup> option turned |
|--------------------|---|---------------------------------------------------------------------|
|                    |   | on, as reported in the MAX+PLUS II Report File (.rpt)               |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                                  |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported in            |
|                    |   | the Report File                                                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                               |
| tog <sub>LC</sub>  | = | Average percentage of logic cells toggling at each clock            |
| - 20               |   | (typically 12.5%)                                                   |
| A, B, C            | = | Constants, shown in Table 33                                        |

| Table 33. MAX 7000B I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                 | Α    | В    | C     |  |  |  |  |  |
| EPM7032B                                               | 0.91 | 0.54 | 0.010 |  |  |  |  |  |
| EPM7064B                                               | 0.91 | 0.54 | 0.012 |  |  |  |  |  |
| EPM7128B                                               | 0.91 | 0.54 | 0.016 |  |  |  |  |  |
| EPM7256B                                               | 0.91 | 0.54 | 0.017 |  |  |  |  |  |
| EPM7512B                                               | 0.91 | 0.54 | 0.019 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.



Figure 15. I<sub>CC</sub> vs. Frequency for EPM7032B Devices







Figure 19. I<sub>CC</sub> vs. Frequency for EPM7512B Devices

#### Figure 21. 48-Pin VTQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



#### Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.5 supersedes information published in previous versions.

## Version 3.5

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.5:

■ Updated Figure 28.

## Version 3.4

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.4:

Updated text in the "Power Sequencing & Hot-Socketing" section.