# E·XFL

# Altera - EPM7064BTC44-5 Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Active                                                      |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5 ns                                                        |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 4                                                           |
| Number of Macrocells            | 64                                                          |
| Number of Gates                 | 1250                                                        |
| Number of I/O                   | 36                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 44-TQFP                                                     |
| Supplier Device Package         | 44-TQFP (10x10)                                             |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7064btc44-5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC'}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>/<sub>4</sub>.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.

For more information on using the Jam language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and Application Note 122 (Using STAPL for ISP & ICR via an Embedded Processor).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000B device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000B Device

The time required to program a single MAX 7000B device in-system can be calculated from the following formula:

| <sup>t</sup> PROG | = t <sub>PPULSE</sub> ++                  | <sup>Cycle</sup> PTCK<br>f <sub>TCK</sub>                                                                            |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| where:            | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>= Programming time</li><li>= Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                     |

The ISP times for a stand-alone verification of a single MAX 7000B device can be calculated from the following formula:

| $t_{VER} =$ | $t_{VPULSE} + \frac{C_1}{2}$                                     | <sup>ICLE</sup> VTCK<br><sup>f</sup> TCK                                                                                                      |
|-------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where:      | t <sub>VER</sub><br>t <sub>VPULSE</sub><br>Cycle <sub>VTCK</sub> | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

| Programming<br>with External<br>Hardware               | MAX 7000B devices can be programmed on Windows-based PCs with a<br>Altera Logic Programmer card, the Master Programming Unit (MPU),<br>and the appropriate device adapter. The MPU performs continuity<br>checking to ensure adequate electrical contact between the adapter and<br>the device.                                                                                 |  |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                        | For more information, see the <i>Altera Programming Hardware Data Sheet</i> .                                                                                                                                                                                                                                                                                                   |  |  |
|                                                        | The Altera software can use text- or waveform-format test vectors created<br>with the Altera Text Editor or Waveform Editor to test the programmed<br>device. For added design verification, designers can perform functional<br>testing to compare the functional device behavior with the results of<br>simulation.                                                           |  |  |
|                                                        | Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see <i>Programming Hardware Manufacturers</i> .                                                                                                                                                                                   |  |  |
| IEEE Std.<br>1149.1 (JTAG)<br>Boundary-Scan<br>Support | MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. |  |  |

| Table 6. MAX 7000B JTAG Instructions |                                                                                                                                                                                                                                                                                   |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                                                       |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |  |  |  |  |
| CLAMP                                | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |  |  |  |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |  |  |  |  |

The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices.

| Table 7. MAX 7000B Boundary-Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EPM7032B                                         | 96                            |  |  |  |  |
| EPM7064B                                         | 192                           |  |  |  |  |
| EPM7128B                                         | 288                           |  |  |  |  |
| EPM7256B                                         | 480                           |  |  |  |  |
| EPM7512B                                         | 624                           |  |  |  |  |

| Table 8. 32-Bit MAX 7000B Device IDCODE Note (1) |                     |                       |                                      |                         |  |  |  |
|--------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|
| Device                                           |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |
|                                                  | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |
| EPM7032B                                         | 0010                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |
| EPM7064B                                         | 0010                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |
| EPM7128B                                         | 0010                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |
| EPM7256B                                         | 0010                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |
| EPM7512B                                         | 0010                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

See *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*) for more information on JTAG boundary-scan testing.

Figure 8 shows the timing information for the JTAG signals.

# Programmable Speed/Power Control

Output

Configuration

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

# MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported.

Figure 9 shows the arrangement of the MAX 7000B I/O banks.

Programmable I/O Banks

Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards

Table 11 shows which macrocells have pins in each I/O bank.

| Table 11. Macrocell Pins Contained in Each I/O Bank |                |                  |  |  |  |
|-----------------------------------------------------|----------------|------------------|--|--|--|
| Device                                              | Bank 1         | Bank 2           |  |  |  |
| EPM7032B                                            | 1-16           | 17-32            |  |  |  |
| EPM7064B                                            | 1-32           | 33-64            |  |  |  |
| EPM7128B                                            | 1-64           | 65-128           |  |  |  |
| EPM7256B                                            | 1-128, 177-181 | 129-176, 182-256 |  |  |  |
| EPM7512B                                            | 1-265          | 266-512          |  |  |  |

Each MAX 7000B device has two VREF pins. Each can be set to a separate  $V_{REF}$  level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{\rm CCIO}$ and $\rm V_{\rm CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                           |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000B devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000B devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000B devices operate as specified by the<br>user.                                                                                                                                                                           |
|                                        | MAX 7000B device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 4.1 V during hot-socketing.                                                                                                                                                                                                                                                                                                           |
| Design Security                        | All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow.                                                                                                                           |

| Table 1            | Table 15. MAX 7000B Device Recommended Operating Conditions |                         |       |                   |      |  |  |
|--------------------|-------------------------------------------------------------|-------------------------|-------|-------------------|------|--|--|
| Symbol             | Parameter                                                   | Conditions              | Min   | Max               | Unit |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers         | (10)                    | 2.375 | 2.625             | V    |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation          |                         | 3.0   | 3.6               | V    |  |  |
|                    | Supply voltage for output drivers, 2.5-V operation          |                         | 2.375 | 2.625             | V    |  |  |
|                    | Supply voltage for output drivers, 1.8-V operation          |                         | 1.71  | 1.89              | V    |  |  |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming              |                         | 2.375 | 2.625             | V    |  |  |
| VI                 | Input voltage                                               | (3)                     | -0.5  | 3.9               | V    |  |  |
| Vo                 | Output voltage                                              |                         | 0     | V <sub>CCIO</sub> | V    |  |  |
| T <sub>A</sub>     | Ambient temperature                                         | For commercial use      | 0     | 70                | °C   |  |  |
|                    |                                                             | For industrial use (11) | -40   | 85                | °C   |  |  |
| TJ                 | Junction temperature                                        | For commercial use      | 0     | 90                | °C   |  |  |
|                    |                                                             | For industrial use (11) | -40   | 105               | °C   |  |  |
| t <sub>R</sub>     | Input rise time                                             |                         |       | 40                | ns   |  |  |
| t <sub>F</sub>     | Input fall time                                             |                         |       | 40                | ns   |  |  |

## Figure 14. MAX 7000B Switching Waveforms



| Symbol            | Parameter                                                                            | Conditions | s Speed Grade |     |     |     |     |            | Unit |
|-------------------|--------------------------------------------------------------------------------------|------------|---------------|-----|-----|-----|-----|------------|------|
|                   |                                                                                      |            | -3            | 8.5 | -5  | .0  | -7  | <b>.</b> 5 |      |
|                   |                                                                                      |            | Min           | Max | Min | Max | Min | Max        |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                           |            |               | 0.3 |     | 0.5 |     | 0.7        | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                       |            |               | 0.3 |     | 0.5 |     | 0.7        | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                     |            |               | 0.9 |     | 1.3 |     | 2.0        | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                              |            |               | 1.0 |     | 1.5 |     | 1.5        | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                |            |               | 1.5 |     | 2.1 |     | 3.2        | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                              |            |               | 0.4 |     | 0.6 |     | 0.9        | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                    |            |               | 1.4 |     | 2.0 |     | 3.1        | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                            |            |               | 1.2 |     | 1.7 |     | 2.6        | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                         |            |               | 0.1 |     | 0.2 |     | 0.3        | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 V$                  | C1 = 35 pF |               | 0.9 |     | 1.2 |     | 1.8        | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |               | 5.9 |     | 6.2 |     | 6.8        | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$           | C1 = 35 pF |               | 1.6 |     | 2.2 |     | 3.4        | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |               | 6.6 |     | 7.2 |     | 8.4        | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                          | C1 = 5 pF  |               | 1.6 |     | 2.2 |     | 3.4        | ns   |
| t <sub>SU</sub>   | Register setup time                                                                  |            | 0.7           |     | 1.1 |     | 1.6 |            | ns   |
| t <sub>H</sub>    | Register hold time                                                                   |            | 0.4           |     | 0.5 |     | 0.9 |            | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                    |            | 0.8           |     | 0.8 |     | 1.1 |            | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                     |            | 1.2           |     | 1.2 |     | 1.4 |            | ns   |
| t <sub>RD</sub>   | Register delay                                                                       |            |               | 0.5 |     | 0.6 |     | 0.9        | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                  |            |               | 0.2 |     | 0.3 |     | 0.5        | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                    |            |               | 1.2 | ĺ   | 1.8 |     | 2.8        | ns   |
| t <sub>EN</sub>   | Register enable time                                                                 |            |               | 1.2 |     | 1.7 |     | 2.6        | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                 |            |               | 0.7 |     | 1.1 |     | 1.6        | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                 |            |               | 1.0 | ĺ   | 1.3 |     | 1.9        | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                  |            |               | 1.0 | ĺ   | 1.3 |     | 1.9        | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                            | (2)        |               | 0.7 |     | 1.0 |     | 1.4        | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                      | (4)        |               | 1.5 | 1   | 2.1 |     | 3.2        | ns   |

| Table 20. EPM7032B Selectable I/O Standard Timing Adder Delays   Notes (1) |                                 |           |             |      |     |     |     |      |
|----------------------------------------------------------------------------|---------------------------------|-----------|-------------|------|-----|-----|-----|------|
| I/O Standard                                                               | Parameter                       |           | Speed Grade |      |     |     |     | Unit |
|                                                                            |                                 | -3.5 -5.0 |             | -7.5 |     |     |     |      |
|                                                                            |                                 | Min       | Max         | Min  | Max | Min | Max |      |
| PCI                                                                        | Input to PIA                    |           | 0.0         |      | 0.0 |     | 0.0 | ns   |
|                                                                            | Input to global clock and clear |           | 0.0         |      | 0.0 |     | 0.0 | ns   |
|                                                                            | Input to fast input register    |           | 0.0         |      | 0.0 |     | 0.0 | ns   |
|                                                                            | All outputs                     |           | 0.0         |      | 0.0 |     | 0.0 | ns   |

### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of all LABs.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                       | Conditions                       |       | Speed Grade |       |     |       |     |     |
|--------------------|-----------------------------------------------------------------|----------------------------------|-------|-------------|-------|-----|-------|-----|-----|
|                    |                                                                 |                                  | -     | -3          |       | -5  |       | -7  |     |
|                    |                                                                 |                                  | Min   | Max         | Min   | Max | Min   | Max |     |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2)                   |       | 3.5         |       | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered C1 = 35 pF (2) 3.5                  |                                  | 3.5   |             | 5.0   |     | 7.5   | ns  |     |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)                              | 2.1   |             | 3.0   |     | 4.5   |     | ns  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)                              | 0.0   |             | 0.0   |     | 0.0   |     | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                                  | 1.0   |             | 1.0   |     | 1.5   |     | ns  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         | lobal clock hold time of 1.0 1.0 |       |             | 1.0   |     | ns    |     |     |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                                  | 2.0   |             | 2.5   |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                                  | 0.0   |             | 0.0   |     | 0.0   |     | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF                       | 1.0   | 2.4         | 1.0   | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>    | Global clock high time                                          |                                  | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>CL</sub>    | Global clock low time                                           |                                  | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)                              | 0.9   |             | 1.3   |     | 1.9   |     | ns  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)                              | 0.2   |             | 0.3   |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2)                   | 1.0   | 3.6         | 1.0   | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                           |                                  | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>ACL</sub>   | Array clock low time                                            |                                  | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                                  | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)                              |       | 3.3         |       | 4.7 |       | 7.0 | ns  |
| f <sub>сnt</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)                         | 303.0 |             | 212.8 |     | 142.9 |     | MHz |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)                              |       | 3.3         |       | 4.7 |       | 7.0 | ns  |
| facnt              | Maximum internal array<br>clock frequency                       | (2), (3)                         | 303.0 |             | 212.8 |     | 142.9 |     | MHz |

| Table 28. EPM7256B Internal Timing Parameters Note (1) |                                                                                      |            |                   |     |     |     |     |     |      |
|--------------------------------------------------------|--------------------------------------------------------------------------------------|------------|-------------------|-----|-----|-----|-----|-----|------|
| Symbol                                                 | Parameter                                                                            | Conditions | tions Speed Grade |     |     |     |     |     | Unit |
|                                                        |                                                                                      |            | -5                |     | -7  |     | -10 |     |      |
|                                                        |                                                                                      |            | Min               | Max | Min | Max | Min | Max |      |
| t <sub>IN</sub>                                        | Input pad and buffer delay                                                           |            |                   | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>IO</sub>                                        | I/O input pad and buffer delay                                                       |            |                   | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>FIN</sub>                                       | Fast input delay                                                                     |            |                   | 1.5 |     | 2.5 |     | 3.1 | ns   |
| t <sub>FIND</sub>                                      | Programmable delay adder for fast input                                              |            |                   | 1.5 |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub>                                      | Shared expander delay                                                                |            |                   | 1.5 |     | 2.3 |     | 3.0 | ns   |
| t <sub>PEXP</sub>                                      | Parallel expander delay                                                              |            |                   | 0.4 |     | 0.6 |     | 0.8 | ns   |
| t <sub>LAD</sub>                                       | Logic array delay                                                                    |            |                   | 1.7 |     | 2.5 |     | 3.3 | ns   |
| t <sub>LAC</sub>                                       | Logic control array delay                                                            |            |                   | 1.5 |     | 2.2 |     | 2.9 | ns   |
| t <sub>IOE</sub>                                       | Internal output enable delay                                                         |            |                   | 0.1 |     | 0.2 |     | 0.3 | ns   |
| t <sub>OD1</sub>                                       | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF |                   | 0.9 |     | 1.4 |     | 1.9 | ns   |
| t <sub>OD3</sub>                                       | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |                   | 5.9 |     | 6.4 |     | 6.9 | ns   |
| t <sub>ZX1</sub>                                       | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                   | C1 = 35 pF |                   | 2.2 |     | 3.3 |     | 4.5 | ns   |
| t <sub>ZX3</sub>                                       | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |                   | 7.2 |     | 8.3 |     | 9.5 | ns   |
| t <sub>XZ</sub>                                        | Output buffer disable delay                                                          | C1 = 5 pF  |                   | 2.2 |     | 3.3 |     | 4.5 | ns   |
| t <sub>SU</sub>                                        | Register setup time                                                                  |            | 1.2               |     | 1.8 |     | 2.5 |     | ns   |
| t <sub>H</sub>                                         | Register hold time                                                                   |            | 0.6               |     | 1.0 |     | 1.3 |     | ns   |
| t <sub>FSU</sub>                                       | Register setup time of fast input                                                    |            | 0.8               |     | 1.1 |     | 1.1 |     | ns   |
| t <sub>FH</sub>                                        | Register hold time of fast input                                                     |            | 1.2               |     | 1.4 |     | 1.4 |     | ns   |
| t <sub>RD</sub>                                        | Register delay                                                                       |            |                   | 0.7 |     | 1.0 |     | 1.3 | ns   |
| t <sub>COMB</sub>                                      | Combinatorial delay                                                                  |            |                   | 0.3 |     | 0.4 |     | 0.5 | ns   |
| t <sub>IC</sub>                                        | Array clock delay                                                                    |            |                   | 1.5 |     | 2.3 |     | 3.0 | ns   |
| t <sub>EN</sub>                                        | Register enable time                                                                 |            |                   | 1.5 |     | 2.2 |     | 2.9 | ns   |
| t <sub>GLOB</sub>                                      | Global control delay                                                                 |            |                   | 1.3 |     | 2.1 |     | 2.7 | ns   |
| t <sub>PRE</sub>                                       | Register preset time                                                                 |            |                   | 1.0 |     | 1.6 |     | 2.1 | ns   |
| t <sub>CLR</sub>                                       | Register clear time                                                                  |            |                   | 1.0 |     | 1.6 |     | 2.1 | ns   |
| t <sub>PIA</sub>                                       | PIA delay                                                                            | (2)        |                   | 1.7 |     | 2.6 |     | 3.3 | ns   |
| t <sub>LPA</sub>                                       | Low-power adder                                                                      | (4)        |                   | 2.0 |     | 3.0 |     | 4.0 | ns   |

| Table 29. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)   Note (1) |                                 |               |     |     |     |     |      |    |
|-----------------------------------------------------------------------------------------|---------------------------------|---------------|-----|-----|-----|-----|------|----|
| I/O Standard                                                                            | Parameter                       | Speed Grade U |     |     |     |     | Unit |    |
|                                                                                         |                                 | -5            |     | -7  |     | -10 |      |    |
|                                                                                         |                                 | Min           | Max | Min | Max | Min | Max  |    |
| PCI                                                                                     | Input to PIA                    |               | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                         | Input to global clock and clear |               | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                         | Input to fast input register    |               | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                         | All outputs                     |               | 0.0 |     | 0.0 |     | 0.0  | ns |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -5          |      | -   | -7   |     | -10  |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.4  |     | 0.5  |     | 0.7  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.5  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.7  |     | 1.0  |     | 1.3  | ns   |
|                 | Input to global clock and clear |             | 0.6  |     | 0.8  |     | 1.0  | ns   |
|                 | Input to fast input register    |             | 0.5  |     | 0.6  |     | 0.8  | ns   |
|                 | All outputs                     |             | 1.3  |     | 1.8  |     | 2.3  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.9  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to fast input register    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

The I<sub>CCINT</sub> value depends on the switching frequency and the application logic. The I<sub>CCINT</sub> value is calculated with the following equation:

 $I_{CCINT} =$ 

 $(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$ 

The parameters in this equation are:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit <sup>TM</sup> option turned |
|--------------------|---|---------------------------------------------------------------------|
|                    |   | on, as reported in the MAX+PLUS II Report File (. <b>rpt</b> )      |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                                  |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported in            |
|                    |   | the Report File                                                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                               |
| tog <sub>LC</sub>  | = | Average percentage of logic cells toggling at each clock            |
|                    |   | (typically 12.5%)                                                   |
| A, B, C            | = | Constants, shown in Table 33                                        |

| Table 33. MAX 7000B I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |  |  |
| EPM7032B                                               | 0.91 | 0.54 | 0.010 |  |  |  |  |  |
| EPM7064B                                               | 0.91 | 0.54 | 0.012 |  |  |  |  |  |
| EPM7128B                                               | 0.91 | 0.54 | 0.016 |  |  |  |  |  |
| EPM7256B                                               | 0.91 | 0.54 | 0.017 |  |  |  |  |  |
| EPM7512B                                               | 0.91 | 0.54 | 0.019 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

## Figure 21. 48-Pin VTQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Version 3.3

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.3:

- Updated Table 3.
- Added Tables 4 through 6.

## Version 3.2

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.2:

 Updated Note (10) and added ambient temperature (T<sub>A</sub>) information to Table 15.

## Version 3.1

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.1:

- Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 16.
- Updated leakage current conditions in Table 16.

## Version 3.0

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.0:

- Updated timing numbers in Table 1.
- Updated Table 16.
- Updated timing in Tables 18, 19, 21, 22, 24, 25, 27, 28, 30, and 31.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right responsibility or liability arising out of the application or use of any information, product, or

Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



1.5. 1.1 1.50 0001

Altera Corporation

66