



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                           |
|---------------------------------|-----------------------------------------------------------|
| Product Status                  | Obsolete                                                  |
| Programmable Type               | In System Programmable                                    |
| Delay Time tpd(1) Max           | 5 ns                                                      |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                           |
| Number of Logic Elements/Blocks | 4                                                         |
| Number of Macrocells            | 64                                                        |
| Number of Gates                 | 1250                                                      |
| Number of I/O                   | 36                                                        |
| Operating Temperature           | -40°C ~ 85°C (TA)                                         |
| Mounting Type                   | Surface Mount                                             |
| Package / Case                  | 44-TQFP                                                   |
| Supplier Device Package         | 44-TQFP (10x10)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064bti44-5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 3. MAX | 7000B          | Maximu         | m User i              | I/O Pins                                         | Note (              | (1)                            |                     |                                                   |                     |                    |                                |
|--------------|----------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------|
| Device       | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) |
| EPM7032B     | 36             | 36             | 36                    | 36                                               |                     |                                |                     |                                                   |                     |                    |                                |
| EPM7064B     | 36             | 36             | 40                    | 41                                               | 68                  | 68                             |                     |                                                   |                     |                    |                                |
| EPM7128B     |                |                |                       | 41                                               | 84                  | 84                             | 100                 | 100                                               |                     |                    | 100                            |
| EPM7256B     |                |                |                       |                                                  | 84                  |                                | 120                 | 141                                               | 164                 |                    | 164                            |
| EPM7512B     |                |                |                       |                                                  |                     |                                | 120                 | 141                                               | 176                 | 212                | 212                            |

#### Notes:

- When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) Contact Altera for up-to-date information on available device package options.
- (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.
- (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.

MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.



Figure 1. MAX 7000B Device Block Diagram

#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enables. EPM7512B devices have ten output enables.

## **Logic Array Blocks**

The MAX 7000B device architecture is based on the linking of high-performance LABs. LABs consist of 16 macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry.

All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns).

Figure 5. MAX 7000B PIA Routing



While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and path-dependent, the MAX 7000B PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}.$  Figure 6 shows the I/O control block for MAX 7000B devices. The I/O control block has six or ten global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.



Figure 6. I/O Control Block of MAX 7000B Devices

#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k³4.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.



For more information on using the Jam language, see *Application Note 88* (*Using the Jam Language for ISP & ICR via an Embedded Processor*) and *Application Note 122* (*Using STAPL for ISP & ICR via an Embedded Processor*).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000B device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program.* Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

# Programming with External Hardware

MAX 7000B devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 6. MAX 7000B | JTAG Instructions                                                                                                                                                                                                                                                                 |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                                                       |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |
| CLAMP              | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |
| ISP Instructions   | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |

The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices.

| Table 7. MAX 7000B Boundary-Sca | n Register Length             |
|---------------------------------|-------------------------------|
| Device                          | Boundary-Scan Register Length |
| EPM7032B                        | 96                            |
| EPM7064B                        | 192                           |
| EPM7128B                        | 288                           |
| EPM7256B                        | 480                           |
| EPM7512B                        | 624                           |

| Table 8. 32-1 | Table 8. 32-Bit MAX 7000B Device IDCODENote (1) |                       |                                      |                  |  |  |  |  |  |  |
|---------------|-------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|
| Device        |                                                 | IDCODE (32 Bits)      |                                      |                  |  |  |  |  |  |  |
|               | Version<br>(4 Bits)                             | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |
| EPM7032B      | 0010                                            | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7064B      | 0010                                            | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7128B      | 0010                                            | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7256B      | 0010                                            | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7512B      | 0010                                            | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG boundary-scan testing.

Figure 8 shows the timing information for the JTAG signals.

## Programmable Speed/Power Control

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

## Output Configuration

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

### MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $\rm V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported.

Figure 9 shows the arrangement of the MAX 7000B I/O banks.



Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards

Table 11 shows which macrocells have pins in each I/O bank.

| Table 11. Macrocell Pins Co | ntained in Each I/O Bank |                  |
|-----------------------------|--------------------------|------------------|
| Device                      | Bank 1                   | Bank 2           |
| EPM7032B                    | 1-16                     | 17-32            |
| EPM7064B                    | 1-32                     | 33-64            |
| EPM7128B                    | 1-64                     | 65-128           |
| EPM7256B                    | 1-128, 177-181           | 129-176, 182-256 |
| EPM7512B                    | 1-265                    | 266-512          |

Each MAX 7000B device has two VREF pins. Each can be set to a separate  $V_{REF}$  level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins.

## Figure 11. MAX 7000B AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs. Switches S1 and S2 are open for all tests except output disable timing parameters.



## Operating Conditions

Tables 14 through 17 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices.

| Table 1            | 4. MAX 7000B Device Absol  | ute Maximum Ratings Note (1) |      |     |      |
|--------------------|----------------------------|------------------------------|------|-----|------|
| Symbol             | Parameter                  | Conditions                   | Min  | Max | Unit |
| V <sub>CCINT</sub> | Supply voltage             |                              | -0.5 | 3.6 | V    |
| V <sub>CCIO</sub>  | Supply voltage             |                              | -0.5 | 3.6 | V    |
| VI                 | DC input voltage           | (2)                          | -2.0 | 4.6 | V    |
| I <sub>OUT</sub>   | DC output current, per pin |                              | -33  | 50  | mA   |
| T <sub>STG</sub>   | Storage temperature        | No bias                      | -65  | 150 | °C   |
| T <sub>A</sub>     | Ambient temperature        | Under bias                   | -65  | 135 | °C   |
| $T_{J}$            | Junction temperature       | Under bias                   | -65  | 135 | ° C  |

| Table 20. EPM7032B | Selectable I/O Standard Timing  | Adder L | Delays         | Notes | (1)             |     |     |    |
|--------------------|---------------------------------|---------|----------------|-------|-----------------|-----|-----|----|
| I/O Standard       | Parameter                       |         | Speed Grade    |       |                 |     |     |    |
|                    |                                 | -3      | -3.5 -5.0 -7.5 |       | -7.5<br>Min Max |     |     |    |
|                    |                                 | Min     | Max            | Min   | Max             | Min | Max |    |
| PCI                | Input to PIA                    |         | 0.0            |       | 0.0             |     | 0.0 | ns |
|                    | Input to global clock and clear |         | 0.0            |       | 0.0             |     | 0.0 | ns |
|                    | Input to fast input register    |         | 0.0            |       | 0.0             |     | 0.0 | ns |
|                    | All outputs                     |         | 0.0            |       | 0.0             |     | 0.0 | ns |

#### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of all LABs.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| I/O Standard    | Parameter                       |     |      | Speed | Grade |     |      | Unit |
|-----------------|---------------------------------|-----|------|-------|-------|-----|------|------|
|                 |                                 | -   | 3    | -     | ·5    | -   | 7    |      |
|                 |                                 | Min | Max  | Min   | Max   | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to global clock and clear |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to fast input register    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |     | 0.3  |       | 0.4   |     | 0.6  | ns   |
|                 | Input to global clock and clear |     | 0.3  |       | 0.4   |     | 0.6  | ns   |
|                 | Input to fast input register    |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
|                 | All outputs                     |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |     | 0.5  |       | 0.7   |     | 1.1  | ns   |
|                 | Input to global clock and clear |     | 0.5  |       | 0.7   |     | 1.1  | ns   |
|                 | Input to fast input register    |     | 0.4  |       | 0.6   |     | 0.9  | ns   |
|                 | All outputs                     |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |     | 1.3  |       | 1.9   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |     | 1.3  |       | 1.9   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | All outputs                     |     | -0.1 |       | -0.1  |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to global clock and clear |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | Input to fast input register    |     | 0.8  |       | 1.1   |     | 1.7  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to global clock and clear |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | Input to fast input register    |     | 0.8  |       | 1.1   |     | 1.7  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |     | 1.6  |       | 2.3   |     | 3.4  | ns   |
|                 | Input to global clock and clear |     | 1.6  |       | 2.3   |     | 3.4  | ns   |
|                 | Input to fast input register    |     | 1.5  |       | 2.1   |     | 3.2  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |

| Table 23. EPM70641 | Table 23. EPM7064B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |     |             |     |     |     |               |    |  |  |
|--------------------|---------------------------------------------------------------------------------------|-----|-------------|-----|-----|-----|---------------|----|--|--|
| I/O Standard       | Parameter                                                                             |     | Speed Grade |     |     |     |               |    |  |  |
|                    |                                                                                       | -   | 3           | -   | 5   | -   | -7<br>Min Max |    |  |  |
|                    |                                                                                       | Min | Max         | Min | Max | Min | Max           |    |  |  |
| PCI                | Input to PIA                                                                          |     | 0.0         |     | 0.0 |     | 0.0           | ns |  |  |
|                    | Input to global clock and clear                                                       |     | 0.0         |     | 0.0 |     | 0.0           | ns |  |  |
|                    | Input to fast input register                                                          |     | 0.0         |     | 0.0 |     | 0.0           | ns |  |  |
|                    | All outputs                                                                           |     | 0.0         |     | 0.0 |     | 0.0           | ns |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of all LABs.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                 | Conditions     | Speed Grade |     |       |     |      |      |     |
|--------------------|-----------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|
|                    |                                                           |                | -           | -4  |       | -7  |      | -10  |     |
|                    |                                                           |                | Min         | Max | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |             | 4.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |             | 4.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 2.5         |     | 4.5   |     | 6.1  |      | ns  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0         |     | 1.5   |     | 1.5  |      | ns  |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0         |     | 1.0   |     | 1.0  |      | ns  |
| <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time |                | 2.0         |     | 3.0   |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0         | 2.8 | 1.0   | 5.7 | 1.0  | 7.5  | ns  |
| t <sub>CH</sub>    | Global clock high time                                    |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>    | Global clock low time                                     |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 1.2         |     | 2.0   |     | 2.8  |      | ns  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.2         |     | 0.7   |     | 0.9  |      | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0         | 4.1 | 1.0   | 8.2 | 1.0  | 10.8 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |             | 4.1 |       | 7.9 |      | 10.6 | ns  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 243.9       |     | 126.6 |     | 94.3 |      | MHz |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |             | 4.1 |       | 7.9 |      | 10.6 | ns  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 243.9       |     | 126.6 |     | 94.3 |      | MHz |

| Symbol             | Parameter                                                 | Conditions     | Speed Grade |     |       |     |      |      |     |
|--------------------|-----------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|
|                    |                                                           |                | -           | -5  |       | -7  |      | -10  |     |
|                    |                                                           |                | Min         | Max | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |             | 5.5 |       | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |             | 5.5 |       | 7.5 |      | 10.0 | ns  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 3.6         |     | 4.9   |     | 6.5  |      | ns  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0         |     | 1.5   |     | 1.5  |      | ns  |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0         |     | 1.0   |     | 1.0  |      | ns  |
| <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time |                | 2.5         |     | 3.0   |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0         | 3.7 | 1.0   | 5.0 | 1.0  | 6.7  | ns  |
| t <sub>CH</sub>    | Global clock high time                                    |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>    | Global clock low time                                     |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 1.4         |     | 1.9   |     | 2.5  |      | ns  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.5         |     | 0.6   |     | 0.8  |      | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0         | 5.9 | 1.0   | 8.0 | 1.0  | 10.7 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 3.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |             | 6.1 |       | 8.4 |      | 11.1 | ns  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 163.9       |     | 119.0 |     | 90.1 |      | MHz |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |             | 6.1 |       | 8.4 |      | 11.1 | ns  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 163.9       |     | 119.0 |     | 90.1 |      | MHz |

Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 25. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 26. 169-Pin Ultra FineLine BGA Pin-Out Diagram

Package outline not drawn to scale.



Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the MAX 7000B Programmable Logic Device Family Data Sheet version 3.5 supersedes information published in previous versions.

## Version 3.5

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.5:

Updated Figure 28.

## Version 3.4

The following changes were made to the MAX 7000B Programmable Logic Device Family Data Sheet version 3.4:

■ Updated text in the "Power Sequencing & Hot-Socketing" section.