# E·XFL



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 84                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-LBGA                                                    |
| Supplier Device Package         | 100-FBGA (11x11)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128bfc100-10 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

### Figure 4. MAX 7000B Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

# **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000B Device

The time required to program a single MAX 7000B device in-system can be calculated from the following formula:

| <sup>t</sup> PROG | = t <sub>PPULSE</sub> +                   | <sup>Cycle</sup> ртск<br>f <sub>TCK</sub>                                                                        |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| where:            | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>Programming time</li><li>Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                 |

The ISP times for a stand-alone verification of a single MAX 7000B device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_2}{2}$             | <sup>JCle</sup> VTCK<br><sup>f</sup> TCK                                                                                                      |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

| Table 10. MAX 7000B MultiVolt I/O Support |                                                     |              |              |     |              |              |              |              |  |  |
|-------------------------------------------|-----------------------------------------------------|--------------|--------------|-----|--------------|--------------|--------------|--------------|--|--|
| V <sub>CCIO</sub> (V)                     | <sub>0</sub> (V) Input Signal (V) Output Signal (V) |              |              |     |              |              |              |              |  |  |
|                                           | 1.8                                                 | 2.5          | 3.3          | 5.0 | 1.8          | 2.5          | 3.3          | 5.0          |  |  |
| 1.8                                       | $\checkmark$                                        | ~            | ~            |     | $\checkmark$ |              |              |              |  |  |
| 2.5                                       | $\checkmark$                                        | $\checkmark$ | ~            |     |              | $\checkmark$ |              |              |  |  |
| 3.3                                       | $\checkmark$                                        | $\checkmark$ | $\checkmark$ |     |              |              | $\checkmark$ | $\checkmark$ |  |  |

# **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

# **Slew-Rate Control**

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

# Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k<sup>3</sup>/<sub>4</sub>) weakly holds the output to  $V_{CCIO}$  level.

# Bus Hold

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k<sup>3</sup>/<sub>4</sub>. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 12. Bus Hold Parameters |                                         |     |             |     |       |     |             |    |  |  |
|-------------------------------|-----------------------------------------|-----|-------------|-----|-------|-----|-------------|----|--|--|
| Parameter                     | Conditions                              |     | VCCIO Level |     |       |     | Units       |    |  |  |
|                               |                                         | 1.8 | 1.8 V 2.5 V |     | 2.5 V |     | 2.5 V 3.3 V |    |  |  |
|                               |                                         | Min | Max         | Min | Max   | Min | Max         |    |  |  |
| Low sustaining current        | $V_{IN} > V_{IL} (max)$                 | 30  |             | 50  |       | 70  |             | μΑ |  |  |
| High sustaining current       | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30 |             | -50 |       | -70 |             | μA |  |  |
| Low overdrive current         | $0 V < V_{IN} < V_{CCIO}$               |     | 200         |     | 300   |     | 500         | μΑ |  |  |
| High overdrive current        | $0 V < V_{IN} < V_{CCIO}$               |     | -295        |     | -435  |     | -680        | μA |  |  |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode.

Figure 10 shows a block diagram of the bus-hold circuit.

#### Figure 10. Bus-Hold Circuit



# PCI Compatibility

MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications.

| Table 13. MAX 7000B Device Speed Grades that Meet PCI Timing<br>Specifications |                  |            |  |  |  |  |  |  |
|--------------------------------------------------------------------------------|------------------|------------|--|--|--|--|--|--|
| Device                                                                         | Specification    |            |  |  |  |  |  |  |
|                                                                                | 33-MHz PCI       | 66-MHz PCI |  |  |  |  |  |  |
| EPM7032B                                                                       | All speed grades | -3         |  |  |  |  |  |  |
| EPM7064B                                                                       | All speed grades | -3         |  |  |  |  |  |  |
| EPM7128B                                                                       | All speed grades | -4         |  |  |  |  |  |  |
| EPM7256B                                                                       | All speed grades | -5 (1)     |  |  |  |  |  |  |
| EPM7512B                                                                       | All speed grades | -5 (1)     |  |  |  |  |  |  |

#### Note:

(1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{\rm CCIO}$ and $\rm V_{\rm CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                           |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000B devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000B devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000B devices operate as specified by the<br>user.                                                                                                                                                                           |
|                                        | MAX 7000B device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 4.1 V during hot-socketing.                                                                                                                                                                                                                                                                                                           |
| Design Security                        | All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow.                                                                                                                           |

| Symbol                                        | Parameter                                                                               | Conditions                                                 | Min                        | Max | Unit |
|-----------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|-----|------|
| V <sub>IH</sub>                               | High-level input voltage for 3.3-V<br>TTL/CMOS                                          |                                                            | 2.0                        | 3.9 | V    |
|                                               | High-level input voltage for 2.5-V<br>TTL/CMOS                                          |                                                            | 1.7                        | 3.9 | V    |
|                                               | High-level input voltage for 1.8-V<br>TTL/CMOS                                          |                                                            | $0.65 \times V_{CCIO}$     | 3.9 | V    |
| V <sub>IL</sub>                               | Low-level input voltage for 3.3-V<br>TTL/CMOS and PCI compliance                        |                                                            | -0.5                       | 0.8 | V    |
|                                               | Low-level input voltage for 2.5-V<br>TTL/CMOS                                           |                                                            | -0.5                       | 0.7 | V    |
| Low-level input voltage for 1.8-V<br>TTL/CMOS |                                                                                         | -0.5                                                       | $0.35 \times V_{CCIO}$     |     |      |
| :                                             | 3.3-V high-level TTL output voltage                                                     | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$ | 2.4                        |     | V    |
|                                               | 3.3-V high-level CMOS output voltage                                                    | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.00 V (5)             | V <sub>CCIO</sub> -<br>0.2 |     | V    |
|                                               | 2.5-V high-level output voltage                                                         | $I_{OH}$ = -100 µA DC, $V_{CCIO}$ = 2.30 V (5)             | 2.1                        |     | V    |
|                                               |                                                                                         | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 2.0                        |     | V    |
| V <sub>OL</sub>                               |                                                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 1.7                        |     | V    |
|                                               | 1.8-V high-level output voltage                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 1.65 \text{ V} (5)$ | 1.2                        |     | V    |
| V <sub>IL</sub>                               | 3.3-V low-level TTL output voltage                                                      | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (6)  |                            | 0.4 | V    |
|                                               | 3.3-V low-level CMOS output voltage                                                     | $I_{OL}$ = 0.1 mA DC, $V_{CCIO}$ = 3.00 V (6)              |                            | 0.2 | V    |
| V <sub>IL</sub>                               | 2.5-V low-level output voltage                                                          | $I_{OL}$ = 100 $\mu$ A DC, $V_{CCIO}$ = 2.30 V (6)         |                            | 0.2 | V    |
|                                               |                                                                                         | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                            | 0.4 | V    |
|                                               |                                                                                         | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                            | 0.7 | V    |
|                                               | 1.8-V low-level output voltage                                                          | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 1.7 V (6)                 |                            | 0.4 | V    |
| 1                                             | Input leakage current                                                                   | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                        | 10  | μA   |
| loz                                           | Tri-state output off-state current                                                      | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                        | 10  | μA   |
| R <sub>ISP</sub>                              | Value of I/O pin pull-up resistor<br>during in-system programming or<br>during power up | V <sub>CCIO</sub> = 1.7 to 3.6 V (8)                       | 20                         | 74  | k¾   |

| Table 1          | Table 17. MAX 7000B Device Capacitance Note (9) |                                     |  |   |    |  |  |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|--|
| Symbol           | I Parameter Conditions Min Max                  |                                     |  |   |    |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is  $\pm 300 \,\mu$ A.
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>.
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for all 7000B devices does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

# **Timing Model**

MAX 7000B device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 13. MAX 7000B devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Figure 13. MAX 7000B Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 14 shows the timing relationship between internal and external delay parameters.



See *Application Note 94* (*Understanding MAX 7000 Timing*) for more information.

| Symbol            | Parameter                                                                         | Conditions | Speed Grade |     |      |     |      |     | Unit |
|-------------------|-----------------------------------------------------------------------------------|------------|-------------|-----|------|-----|------|-----|------|
|                   |                                                                                   |            | -3.5        |     | -5.0 |     | -7.5 |     | 1    |
|                   |                                                                                   |            | Min         | Max | Min  | Max | Min  | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |            |             | 0.3 |      | 0.5 |      | 0.7 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |            |             | 0.3 |      | 0.5 |      | 0.7 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                  |            |             | 0.9 |      | 1.3 |      | 2.0 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                           |            |             | 1.0 |      | 1.5 |      | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                             |            |             | 1.5 |      | 2.1 |      | 3.2 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |            |             | 0.4 |      | 0.6 |      | 0.9 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                 |            |             | 1.4 |      | 2.0 |      | 3.1 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                         |            |             | 1.2 |      | 1.7 |      | 2.6 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |            |             | 0.1 |      | 0.2 |      | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 V$               | C1 = 35 pF |             | 0.9 |      | 1.2 |      | 1.8 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |             | 5.9 |      | 6.2 |      | 6.8 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$        | C1 = 35 pF |             | 1.6 |      | 2.2 |      | 3.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF |             | 6.6 |      | 7.2 |      | 8.4 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                       | C1 = 5 pF  |             | 1.6 |      | 2.2 |      | 3.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                               |            | 0.7         |     | 1.1  |     | 1.6  |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                |            | 0.4         |     | 0.5  |     | 0.9  |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |            | 0.8         |     | 0.8  |     | 1.1  |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |            | 1.2         |     | 1.2  |     | 1.4  |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                    |            |             | 0.5 |      | 0.6 |      | 0.9 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                               |            |             | 0.2 |      | 0.3 |      | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                 |            |             | 1.2 |      | 1.8 |      | 2.8 | ns   |
| t <sub>EN</sub>   | Register enable time                                                              |            | 1           | 1.2 |      | 1.7 |      | 2.6 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                              |            | 1           | 0.7 |      | 1.1 |      | 1.6 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                              |            | 1           | 1.0 |      | 1.3 |      | 1.9 | ns   |
|                   | Register clear time                                                               |            | 1           | 1.0 |      | 1.3 |      | 1.9 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                         | (2)        | 1           | 0.7 |      | 1.0 |      | 1.4 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                   | (4)        | 1           | 1.5 | 1    | 2.1 |      | 3.2 | ns   |

| I/O Standard                                                          | Parameter                       | Speed Grade |      |     |      |      |      | Unit |
|-----------------------------------------------------------------------|---------------------------------|-------------|------|-----|------|------|------|------|
|                                                                       |                                 | -3.5 -      |      | -5  | i.O  | -7.5 |      | 1    |
|                                                                       |                                 | Min         | Max  | Min | Max  | Min  | Max  |      |
| 3.3 V TTL/CMOS                                                        | Input to (PIA)                  |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
|                                                                       | Input to global clock and clear |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
|                                                                       | Input to fast input register    |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
|                                                                       | All outputs                     |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
| 2.5 V TTL/CMOS                                                        | Input to PIA                    |             | 0.3  |     | 0.4  |      | 0.6  | ns   |
|                                                                       | Input to global clock and clear |             | 0.3  |     | 0.4  |      | 0.6  | ns   |
|                                                                       | Input to fast input register    |             | 0.2  |     | 0.3  |      | 0.4  | ns   |
|                                                                       | All outputs                     |             | 0.2  |     | 0.3  |      | 0.4  | ns   |
| 1.8 V TTL/CMOS                                                        | Input to PIA                    |             | 0.5  |     | 0.8  |      | 1.1  | ns   |
|                                                                       | Input to global clock and clear |             | 0.5  |     | 0.8  |      | 1.1  | ns   |
|                                                                       | Input to fast input register    |             | 0.4  |     | 0.5  |      | 0.8  | ns   |
|                                                                       | All outputs                     |             | 1.2  |     | 1.8  |      | 2.6  | ns   |
| SSTL-2 Class I                                                        | Input to PIA                    |             | 1.3  |     | 1.9  |      | 2.8  | ns   |
| 0012 2 010001                                                         | Input to global clock and clear |             | 1.2  |     | 1.8  |      | 2.6  | ns   |
|                                                                       | Input to fast input register    |             | 0.9  |     | 1.3  |      | 1.9  | ns   |
|                                                                       | All outputs                     |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
| SSTL-2 Class II                                                       | Input to PIA                    |             | 1.3  |     | 1.9  |      | 2.8  | ns   |
|                                                                       | Input to global clock and clear |             | 1.2  |     | 1.8  |      | 2.6  | ns   |
| 1.8 V TTL/CMOS<br>SSTL-2 Class I<br>SSTL-2 Class II<br>SSTL-3 Class I | Input to fast input register    |             | 0.9  |     | 1.3  |      | 1.9  | ns   |
|                                                                       | All outputs                     |             | -0.1 |     | -0.1 |      | -0.2 | ns   |
| SSTL-3 Class I                                                        | Input to PIA                    |             | 1.2  |     | 1.8  |      | 2.6  | ns   |
|                                                                       | Input to global clock and clear |             | 0.9  |     | 1.3  |      | 1.9  | ns   |
|                                                                       | Input to fast input register    |             | 0.8  |     | 1.1  |      | 1.7  | ns   |
|                                                                       | All outputs                     |             | 0.0  |     | 0.0  |      | 0.0  | ns   |
| SSTL-3 Class II                                                       | Input to PIA                    |             | 1.2  |     | 1.8  |      | 2.6  | ns   |
|                                                                       | Input to global clock and clear |             | 0.9  |     | 1.3  |      | 1.9  | ns   |
|                                                                       | Input to fast input register    |             | 0.8  |     | 1.1  |      | 1.7  | ns   |
|                                                                       | All outputs                     |             | 0.0  | 1   | 0.0  |      | 0.0  | ns   |
| GTL+                                                                  | Input to PIA                    |             | 1.6  | 1   | 2.3  |      | 3.4  | ns   |
|                                                                       | Input to global clock and clear |             | 1.6  | 1   | 2.3  |      | 3.4  | ns   |
|                                                                       | Input to fast input register    |             | 1.5  | 1   | 2.1  |      | 3.2  | ns   |
|                                                                       | All outputs                     |             | 0.0  | 1   | 0.0  |      | 0.0  | ns   |

| Symbol             | Parameter                                                       | Conditions     |       |     | Speed Grade |     |       |     |     |
|--------------------|-----------------------------------------------------------------|----------------|-------|-----|-------------|-----|-------|-----|-----|
|                    |                                                                 |                | -     | -3  |             | -5  |       | 7   | -   |
|                    |                                                                 |                | Min   | Max | Min         | Max | Min   | Max | -   |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 3.5 |             | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 3.5 |             | 5.0 |       | 7.5 | ns  |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.1   |     | 3.0         |     | 4.5   |     | ns  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |     | 0.0         |     | 0.0   |     | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |     | 1.0         |     | 1.5   |     | ns  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |     | 1.0         |     | 1.0   |     | ns  |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |     | 2.5         |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |     | 0.0         |     | 0.0   |     | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4 | 1.0         | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |     | 2.0         |     | 3.0   |     | ns  |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |     | 2.0         |     | 3.0   |     | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 0.9   |     | 1.3         |     | 1.9   |     | ns  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |     | 0.3         |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6 | 1.0         | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |     | 2.0         |     | 3.0   |     | ns  |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |     | 2.0         |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |     | 2.0         |     | 3.0   |     | ns  |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 3.3 |             | 4.7 |       | 7.0 | ns  |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |     | 212.8       |     | 142.9 |     | MHz |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 3.3 |             | 4.7 |       | 7.0 | ns  |
| f <sub>acnt</sub>  | Maximum internal array clock frequency                          | (2), (3)       | 303.0 |     | 212.8       |     | 142.9 |     | MHz |

| Symbol            | Parameter                                                                         | Conditions | Speed Grade |     |     |     |     |     |    |
|-------------------|-----------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                   |                                                                                   |            | -3          |     | -5  |     | -7  |     | 1  |
|                   |                                                                                   |            | Min         | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |            |             | 0.3 |     | 0.5 |     | 0.7 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |            |             | 0.3 |     | 0.5 |     | 0.7 | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                  |            |             | 0.9 |     | 1.3 |     | 2.0 | ns |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                           |            |             | 1.0 |     | 1.5 |     | 1.5 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                             |            |             | 1.5 |     | 2.1 |     | 3.2 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |            |             | 0.4 |     | 0.6 |     | 0.9 | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                 |            |             | 1.4 |     | 2.0 |     | 3.1 | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                         |            |             | 1.2 |     | 1.7 |     | 2.6 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |            |             | 0.1 |     | 0.2 |     | 0.3 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$       | C1 = 35 pF |             | 0.9 |     | 1.2 |     | 1.8 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |             | 5.9 |     | 6.2 |     | 6.8 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                | C1 = 35 pF |             | 1.6 |     | 2.2 |     | 3.4 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF |             | 6.6 |     | 7.2 |     | 8.4 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                       | C1 = 5 pF  |             | 1.6 |     | 2.2 |     | 3.4 | ns |
| t <sub>SU</sub>   | Register setup time                                                               |            | 0.7         |     | 1.1 |     | 1.6 |     | ns |
| t <sub>H</sub>    | Register hold time                                                                |            | 0.4         |     | 0.5 |     | 0.9 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |            | 0.8         |     | 0.8 |     | 1.1 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |            | 1.2         |     | 1.2 |     | 1.4 |     | ns |
| t <sub>RD</sub>   | Register delay                                                                    |            |             | 0.5 |     | 0.6 |     | 0.9 | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                               |            |             | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IC</sub>   | Array clock delay                                                                 |            |             | 1.2 |     | 1.8 |     | 2.8 | ns |
| t <sub>EN</sub>   | Register enable time                                                              |            |             | 1.2 |     | 1.7 |     | 2.6 | ns |
| t <sub>GLOB</sub> | Global control delay                                                              |            |             | 0.7 |     | 1.1 |     | 1.6 | ns |
| t <sub>PRE</sub>  | Register preset time                                                              |            |             | 1.0 |     | 1.3 |     | 1.9 | ns |
| t <sub>CLR</sub>  | Register clear time                                                               |            |             | 1.0 |     | 1.3 |     | 1.9 | ns |
| t <sub>PIA</sub>  | PIA delay                                                                         | (2)        |             | 0.7 |     | 1.0 |     | 1.4 | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                   | (4)        |             | 1.5 |     | 2.1 |     | 3.2 | ns |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -3          |      | -5  |      | -7  |      | 1    |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to global clock and clear |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to fast input register    |             | 0.4  |     | 0.6  |     | 0.9  | ns   |
|                 | All outputs                     |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to global clock and clear |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to fast input register    |             | 1.5  |     | 2.1  |     | 3.2  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

| Symbol            | Parameter                                                                           | Conditions | Speed Grade |     |     |     |     |     |    |
|-------------------|-------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                   |                                                                                     |            | -4          |     | -7  |     | -10 |     |    |
|                   |                                                                                     |            | Min         | Max | Min | Max | Min | Max | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                          |            |             | 0.3 |     | 0.6 |     | 0.8 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                      |            |             | 0.3 |     | 0.6 |     | 0.8 | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                    |            |             | 1.3 |     | 2.9 |     | 3.7 | ns |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                             |            |             | 1.0 |     | 1.5 |     | 1.5 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                               |            |             | 1.5 |     | 2.8 |     | 3.8 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                             |            |             | 0.4 |     | 0.8 |     | 1.0 | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                   |            |             | 1.6 |     | 2.9 |     | 3.8 | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                           |            |             | 1.4 |     | 2.6 |     | 3.4 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                        |            |             | 0.1 |     | 0.3 |     | 0.4 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 V$                 | C1 = 35 pF |             | 0.9 |     | 1.7 |     | 2.2 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V   | C1 = 35 pF |             | 5.9 |     | 6.7 |     | 7.2 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$          | C1 = 35 pF |             | 1.8 |     | 3.3 |     | 4.4 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |             | 6.8 |     | 8.3 |     | 9.4 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                         | C1 = 5 pF  |             | 1.8 |     | 3.3 |     | 4.4 | ns |
| t <sub>SU</sub>   | Register setup time                                                                 |            | 1.0         |     | 1.9 |     | 2.6 |     | ns |
| t <sub>H</sub>    | Register hold time                                                                  |            | 0.4         |     | 0.8 |     | 1.1 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                   |            | 0.8         |     | 0.9 |     | 0.9 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                    |            | 1.2         |     | 1.6 |     | 1.6 |     | ns |
| t <sub>RD</sub>   | Register delay                                                                      |            |             | 0.5 |     | 1.1 |     | 1.4 | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                 |            |             | 0.2 |     | 0.3 |     | 0.4 | ns |
| t <sub>IC</sub>   | Array clock delay                                                                   |            |             | 1.4 |     | 2.8 |     | 3.6 | ns |
| t <sub>EN</sub>   | Register enable time                                                                |            |             | 1.4 |     | 2.6 |     | 3.4 | ns |
| t <sub>GLOB</sub> | Global control delay                                                                |            |             | 1.1 |     | 2.3 |     | 3.1 | ns |
| t <sub>PRE</sub>  | Register preset time                                                                |            | 1           | 1.0 |     | 1.9 |     | 2.6 | ns |
| t <sub>CLR</sub>  | Register clear time                                                                 |            |             | 1.0 |     | 1.9 |     | 2.6 | ns |
| t <sub>PIA</sub>  | PIA delay                                                                           | (2)        | 1           | 1.0 |     | 2.0 |     | 2.8 | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                     | (4)        |             | 1.5 |     | 2.8 |     | 3.8 | ns |

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.



### Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Revision History

The information contained in the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.5 supersedes information published in previous versions.

# Version 3.5

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.5:

■ Updated Figure 28.

# Version 3.4

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.4:

Updated text in the "Power Sequencing & Hot-Socketing" section.

### Version 3.3

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.3:

- Updated Table 3.
- Added Tables 4 through 6.

# Version 3.2

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.2:

 Updated Note (10) and added ambient temperature (T<sub>A</sub>) information to Table 15.

# Version 3.1

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.1:

- Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 16.
- Updated leakage current conditions in Table 16.

# Version 3.0

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.0:

- Updated timing numbers in Table 1.
- Updated Table 16.
- Updated timing in Tables 18, 19, 21, 22, 24, 25, 27, 28, 30, and 31.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right responsibility or liability arising out of the application or use of any information, product, or

Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



1.5. 1.1 1.50 0001

Altera Corporation

66