Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. #### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 4 ns | | Voltage Supply - Internal | 2.375V ~ 2.625V | | Number of Logic Elements/Blocks | 8 | | Number of Macrocells | 128 | | Number of Gates | 2500 | | Number of I/O | 100 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 169-LFBGA | | Supplier Device Package | 169-UBGA (11x11) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7128bfc169-4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## ...and More Features - System-level features - MultiVolt™ I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels - Programmable power-saving mode for 50% or greater power reduction in each macrocell - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+ - Bus-hold option on I/O pins - PCI compatible - Bus-friendly architecture including programmable slew-rate control - Open-drain output option - Programmable security bit for protection of proprietary designs - Built-in boundary-scan test circuitry compliant with IEEE Std. 1149.1 - Supports hot-socketing operation - Programmable ground pins - Advanced architecture features - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls - Two global clock signals with optional inversion - Programmable power-up states for macrocell registers - 6 to 10 pin- or logic-driven output enable signals - Advanced package options - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-saving FineLine BGA™, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages - Pin-compatibility with other MAX 7000B devices in the same package - Advanced software support - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations | Table 3. MAX | Table 3. MAX 7000B Maximum User I/O Pins Note (1) | | | | | | | | | | | |--------------|---------------------------------------------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------| | Device | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) | | EPM7032B | 36 | 36 | 36 | 36 | | | | | | | | | EPM7064B | 36 | 36 | 40 | 41 | 68 | 68 | | | | | | | EPM7128B | | | | 41 | 84 | 84 | 100 | 100 | | | 100 | | EPM7256B | | | | | 84 | | 120 | 141 | 164 | | 164 | | EPM7512B | | | | | | | 120 | 141 | 176 | 212 | 212 | #### Notes: - When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins. - (2) Contact Altera for up-to-date information on available device package options. - (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. - (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times. MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell. #### **Macrocells** The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell. Figure 2. MAX 7000B Macrocell Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources: - Shareable expanders, which are inverted product terms that are fed back into the logic array - Parallel expanders, which are product terms borrowed from adjacent macrocells The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design. For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. Each programmable register can be clocked in three different modes: - Global clock signal. This mode achieves the fastest clock-to-output performance. - Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock. - Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins. Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2. Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry. All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns). Figure 5. MAX 7000B PIA Routing While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and path-dependent, the MAX 7000B PIA has a predictable delay. The PIA makes a design's timing performance easy to predict. #### I/O Control Blocks The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or $V_{CC}.$ Figure 6 shows the I/O control block for MAX 7000B devices. The I/O control block has six or ten global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells. # Programming with External Hardware MAX 7000B devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device. For more information, see the Altera Programming Hardware Data Sheet. The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation. Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*. ### IEEE Std. 1149.1 (JTAG) Boundary-Scan Support MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. | Table 6. MAX 7000B | JTAG Instructions | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Description | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins. | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation. | | CLAMP | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins. | | IDCODE | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO. | | USERCODE | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. | | ISP Instructions | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. | The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices. | Table 7. MAX 7000B Boundary-Scan Register Length | | | | | | | |--------------------------------------------------|-------------------------------|--|--|--|--|--| | Device | Boundary-Scan Register Length | | | | | | | EPM7032B | 96 | | | | | | | EPM7064B | 192 | | | | | | | EPM7128B | 288 | | | | | | | EPM7256B | 480 | | | | | | | EPM7512B | 624 | | | | | | | Table 8. 32-Bit MAX 7000B Device IDCODENote (1) | | | | | | | | | | |-------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | EPM7032B | 0010 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | EPM7064B | 0010 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | EPM7128B | 0010 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | EPM7256B | 0010 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | EPM7512B | 0010 | 0111 0101 0001 0010 | 00001101110 | 1 | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG boundary-scan testing. Figure 8 shows the timing information for the JTAG signals. ### Programmable Speed/Power Control MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency. The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters. # Output Configuration MAX 7000B device outputs can be programmed to meet a variety of system-level requirements. #### MultiVolt I/O Interface The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of $\rm V_{CC}$ pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels of 2.5 V or 1.8 V incur a nominal timing delay adder. Table 10 describes the MAX 7000B MultiVolt I/O support. MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported. Figure 9 shows the arrangement of the MAX 7000B I/O banks. Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards Table 11 shows which macrocells have pins in each I/O bank. | Table 11. Macrocell Pins Contained in Each I/O Bank | | | | | | | |-----------------------------------------------------|----------------------|------------------|--|--|--|--| | Device | Device Bank 1 Bank 2 | | | | | | | EPM7032B | 1-16 | 17-32 | | | | | | EPM7064B | 1-32 | 33-64 | | | | | | EPM7128B | 1-64 | 65-128 | | | | | | EPM7256B | 1-128, 177-181 | 129-176, 182-256 | | | | | | EPM7512B | 1-265 | 266-512 | | | | | Each MAX 7000B device has two VREF pins. Each can be set to a separate $V_{REF}$ level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins. #### **Programmable Pull-Up Resistor** Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k¾) weakly holds the output to $V_{\rm CCIO}$ level. #### **Bus Hold** Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than $V_{\rm CCIO}$ to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled. The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k¾. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level. | Table 12. Bus Hold Parameters | | | | | | | | | |-------------------------------|---------------------------------------------------------------|-------------|------|-----|-------|-----|------|----| | Parameter | Conditions | | | | Units | | | | | | | 1.8 V 2.5 V | | 3.3 | 3 V | | | | | | | Min | Max | Min | Max | Min | Max | | | Low sustaining current | $V_{IN} > V_{IL} (max)$ | 30 | | 50 | | 70 | | μΑ | | High sustaining current | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30 | | -50 | | -70 | | μΑ | | Low overdrive current | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | | 200 | | 300 | | 500 | μΑ | | High overdrive current | $0 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{CCIO}}$ | | -295 | | -435 | | -680 | μΑ | The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as $V_{CC}$ approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming. Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode. Figure 10 shows a block diagram of the bus-hold circuit. Figure 10. Bus-Hold Circuit ### PCI Compatibility MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications. | Table 13. MAX 70<br>Specifications | 00B Device Speed Grades tha | t Meet PCI Timing | | | | | | |------------------------------------|-----------------------------|-------------------|--|--|--|--|--| | Device | Specification | | | | | | | | | 33-MHz PCI | 66-MHz PCI | | | | | | | EPM7032B | All speed grades | -3 | | | | | | | EPM7064B | All speed grades | -3 | | | | | | | EPM7128B | All speed grades | -4 | | | | | | | EPM7256B | All speed grades | -5 (1) | | | | | | | EPM7512B | All speed grades | -5 (1) | | | | | | #### Note: (1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications. | Table 1 | 5. MAX 7000B Device Recomm | ended Operating Conditions | Conditions Min Max U 2.375 2.625 3.0 3.6 2.375 2.625 3.0 3.6 1.71 1.89 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 3.9 <t< th=""><th></th></t<> | | | |--------------------|-----------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10) | 2.375 | 2.625 | V | | V <sub>CCIO</sub> | Supply voltage for output drivers, 3.3-V operation | | 3.0 | 3.6 | V | | | Supply voltage for output drivers, 2.5-V operation | | 2.375 | 2.625 | V | | | Supply voltage for output drivers, 1.8-V operation | | 1.71 | 1.89 | V | | V <sub>CCISP</sub> | Supply voltage during in-system programming | | 2.375 | 2.625 | V | | VI | Input voltage | (3) | -0.5 | 3.9 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | | ° C | | | | For industrial use (11) | -40 | 85 | ° C | | TJ | Junction temperature | For commercial use | 0 | 90 | ° C | | | | For industrial use (11) | -40 | 105 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Table 1 | Table 17. MAX 7000B Device Capacitance Note (9) | | | | | | | | |------------------|-------------------------------------------------|-------------------------------------|--|---|----|--|--|--| | Symbol | Parameter | Conditions Min Max | | | | | | | | C <sub>IN</sub> | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 8 | pF | | | | #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. - (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current. - (7) This value is specified for normal device operation. During power-up, the maximum leakage current is ±300 μA. - (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>. - (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF. - (10) The POR time for all 7000B devices does not exceed 100 µs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level. - (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications. | Table 19. | EPM7032B Internal Timing I | Parameters | Notes | (1) | | | | | | |-------------------|------------------------------------------------------------------------------------|------------|-------------|-------------|------|-----|------|-----|----| | Symbol | Parameter | Conditions | nditions Sp | Speed Grade | | | Unit | | | | | | | -3 | .5 | -5.0 | | -7.5 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | t <sub>FIN</sub> | Fast input delay | | | 0.9 | | 1.3 | | 2.0 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.0 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.1 | | 3.2 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.6 | | 0.9 | ns | | $t_{LAD}$ | Logic array delay | | | 1.4 | | 2.0 | | 3.1 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.2 | | 1.7 | | 2.6 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.2 | | 1.8 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.6 | | 2.2 | | 3.4 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 6.6 | | 7.2 | | 8.4 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 1.6 | | 2.2 | | 3.4 | ns | | $t_{SU}$ | Register setup time | | 0.7 | | 1.1 | | 1.6 | | ns | | $t_H$ | Register hold time | | 0.4 | | 0.5 | | 0.9 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 0.8 | | 1.1 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 1.2 | | 1.2 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.5 | | 0.6 | | 0.9 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.2 | | 0.3 | | 0.5 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.2 | | 1.8 | | 2.8 | ns | | t <sub>EN</sub> | Register enable time | | | 1.2 | | 1.7 | | 2.6 | ns | | t <sub>GLOB</sub> | Global control delay | | | 0.7 | | 1.1 | | 1.6 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.3 | | 1.9 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.3 | | 1.9 | ns | | t <sub>PIA</sub> | PIA delay | (2) | | 0.7 | | 1.0 | | 1.4 | ns | | $t_{LPA}$ | Low-power adder | (4) | | 1.5 | | 2.1 | | 3.2 | ns | | Symbol | Parameter | Conditions | Speed Grade | | | | | | Unit | |-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------| | | | | - | 3 | - | 5 | -7 | | 1 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | t <sub>FIN</sub> | Fast input delay | | | 0.9 | | 1.3 | | 2.0 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.0 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.1 | | 3.2 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.6 | | 0.9 | ns | | $t_{LAD}$ | Logic array delay | | | 1.4 | | 2.0 | | 3.1 | ns | | $t_{LAC}$ | Logic control array delay | | | 1.2 | | 1.7 | | 2.6 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.2 | | 1.8 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.6 | | 2.2 | | 3.4 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 6.6 | | 7.2 | | 8.4 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 1.6 | | 2.2 | | 3.4 | ns | | t <sub>SU</sub> | Register setup time | | 0.7 | | 1.1 | | 1.6 | | ns | | $t_H$ | Register hold time | | 0.4 | | 0.5 | | 0.9 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 0.8 | | 1.1 | | ns | | $t_{FH}$ | Register hold time of fast input | | 1.2 | | 1.2 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.5 | | 0.6 | | 0.9 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.2 | | 0.3 | | 0.5 | ns | | t <sub>IC</sub> | Array clock delay | | İ | 1.2 | | 1.8 | | 2.8 | ns | | $t_{EN}$ | Register enable time | | İ | 1.2 | | 1.7 | | 2.6 | ns | | $t_{GLOB}$ | Global control delay | | İ | 0.7 | | 1.1 | | 1.6 | ns | | $t_{PRE}$ | Register preset time | | | 1.0 | | 1.3 | | 1.9 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.3 | | 1.9 | ns | | $t_{PIA}$ | PIA delay | (2) | | 0.7 | | 1.0 | | 1.4 | ns | | $t_{LPA}$ | Low-power adder | (4) | | 1.5 | | 2.1 | | 3.2 | ns | | Table 23. EPM7064B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|------|--| | I/O Standard | Parameter | Speed Grade | | | | | | Unit | | | | | -3 | | -5 | | -7 | | | | | | | Min | Max | Min | Max | Min | Max | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | #### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of all LABs. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Symbol | Parameter | Conditions | | Speed Grade | | | | | | | |--------------------|-----------------------------------------------------------|----------------|-------|-------------|-------|-----|------|------|-----|--| | | | | - | -4 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 4.0 | | 7.5 | | 10.0 | ns | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 4.0 | | 7.5 | | 10.0 | ns | | | t <sub>SU</sub> | Global clock setup time | (2) | 2.5 | | 4.5 | | 6.1 | | ns | | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 1.0 | | 1.5 | | 1.5 | | ns | | | t <sub>FH</sub> | Global clock hold time of fast input | | 1.0 | | 1.0 | | 1.0 | | ns | | | t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time | | 2.0 | | 3.0 | | 3.0 | | ns | | | t <sub>FZHH</sub> | Global clock hold time of fast input with zero hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 2.8 | 1.0 | 5.7 | 1.0 | 7.5 | ns | | | t <sub>CH</sub> | Global clock high time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CL</sub> | Global clock low time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.2 | | 2.0 | | 2.8 | | ns | | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.7 | | 0.9 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.1 | 1.0 | 8.2 | 1.0 | 10.8 | ns | | | t <sub>ACH</sub> | Array clock high time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.1 | | 7.9 | | 10.6 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (3) | 243.9 | | 126.6 | | 94.3 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.1 | | 7.9 | | 10.6 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (3) | 243.9 | | 126.6 | | 94.3 | | MHz | | | Table 32. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|----|--| | I/O Standard | Parameter | Speed Grade | | | | | | | | | | | -5 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | #### Notes to tables: - These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. # Power Consumption Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation: $$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$ The $P_{\rm IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. Figure 19. $I_{CC}$ vs. Frequency for EPM7512B Devices Figure 21. 48-Pin VTQFP Package Pin-Out Diagram Package outlines not drawn to scale. Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram Package outline not drawn to scale.