



Welcome to E-XFL.COM

# Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

# Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                            |
| Number of Logic Elements/Blocks | 8                                                          |
| Number of Macrocells            | 128                                                        |
| Number of Gates                 | 2500                                                       |
| Number of I/O                   | 100                                                        |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 256-BGA                                                    |
| Supplier Device Package         | 256-FBGA (17x17)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128bfi256-7 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) communications cable, and ByteBlasterMV<sup>TM</sup> parallel port download cable, as well as programming hardware from thirdparty manufacturers and any Jam<sup>TM</sup> STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf)-capable incircuit tester

MAX 7000B devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz. See Table 2.

| Table 2. MAX 7000B Speed GradesNote (1) |              |                |              |              |              |  |  |  |  |  |  |
|-----------------------------------------|--------------|----------------|--------------|--------------|--------------|--|--|--|--|--|--|
| Device                                  |              | Speed Grade    |              |              |              |  |  |  |  |  |  |
|                                         | -3           | -3 -4 -5 -7 -1 |              |              |              |  |  |  |  |  |  |
| EPM7032B                                | $\checkmark$ |                | $\checkmark$ | $\checkmark$ |              |  |  |  |  |  |  |
| EPM7064B                                | ~            |                | $\checkmark$ | $\checkmark$ |              |  |  |  |  |  |  |
| EPM7128B                                |              | $\checkmark$   |              | $\checkmark$ | $\checkmark$ |  |  |  |  |  |  |
| EPM7256B                                |              |                | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |  |  |
| EPM7512B                                |              |                | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |  |  |  |  |

#### Notes:

 Contact Altera Marketing for up-to-date information on available device speed grades.

The MAX 7000B architecture supports 100% TTL emulation and highdensity integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000B devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, 0.8-mm Ultra FineLine BGA, PQFP, TQFP, and TQFP packages. See Table 3.

General

Description

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.

# Macrocells

The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell.



Figure 2. MAX 7000B Macrocell

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

# Figure 4. MAX 7000B Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

# **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.

# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>/<sub>4</sub>.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.

For more information on using the Jam language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and Application Note 122 (Using STAPL for ISP & ICR via an Embedded Processor).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

| Programming<br>with External<br>Hardware               | MAX 7000B devices can be programmed on Windows-based PCs with an<br>Altera Logic Programmer card, the Master Programming Unit (MPU),<br>and the appropriate device adapter. The MPU performs continuity<br>checking to ensure adequate electrical contact between the adapter and<br>the device.                                                                                |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                        | For more information, see the <i>Altera Programming Hardware Data Sheet</i> .                                                                                                                                                                                                                                                                                                   |
|                                                        | The Altera software can use text- or waveform-format test vectors created<br>with the Altera Text Editor or Waveform Editor to test the programmed<br>device. For added design verification, designers can perform functional<br>testing to compare the functional device behavior with the results of<br>simulation.                                                           |
|                                                        | Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see <i>Programming Hardware Manufacturers</i> .                                                                                                                                                                                   |
| IEEE Std.<br>1149.1 (JTAG)<br>Boundary-Scan<br>Support | MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. |

| Table 6. MAX 7000B | JTAG Instructions                                                                                                                                                                                                                                                                 |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                                                       |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |
| CLAMP              | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |
| ISP Instructions   | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |



Figure 8. MAX 7000B JTAG Waveforms

Table 9 shows the JTAG timing parameters and values for MAX 7000B devices.

| <b>Table 9.</b><br>Note (1) | JTAG Timing Parameters & Values for MAX 70     | 00B Dev | ices |      |
|-----------------------------|------------------------------------------------|---------|------|------|
| Symbol                      | Parameter                                      | Min     | Max  | Unit |
| t <sub>JCP</sub>            | TCK clock period                               | 100     |      | ns   |
| t <sub>JCH</sub>            | TCK clock high time                            | 50      |      | ns   |
| t <sub>JCL</sub>            | TCK clock low time                             | 50      |      | ns   |
| t <sub>JPSU</sub>           | JTAG port setup time                           | 20      |      | ns   |
| t <sub>JPH</sub>            | JTAG port hold time                            | 45      |      | ns   |
| t <sub>JPCO</sub>           | JTAG port clock to output                      |         | 25   | ns   |
| t <sub>JPZX</sub>           | JTAG port high impedance to valid output       |         | 25   | ns   |
| t <sub>JPXZ</sub>           | JTAG port valid output to high impedance       |         | 25   | ns   |
| t <sub>JSSU</sub>           | Capture register setup time                    | 20      |      | ns   |
| t <sub>JSH</sub>            | Capture register hold time                     | 45      |      | ns   |
| t <sub>JSCO</sub>           | Update register clock to output                |         | 25   | ns   |
| t <sub>JSZX</sub>           | Update register high impedance to valid output |         | 25   | ns   |
| t <sub>JSXZ</sub>           | Update register valid output to high impedance |         | 25   | ns   |

Note:

(1) Timing parameters in this table apply to all  $V_{CCIO}$  levels.

# Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k<sup>3</sup>/<sub>4</sub>) weakly holds the output to  $V_{CCIO}$  level.

# Bus Hold

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k<sup>3</sup>/<sub>4</sub>. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 12. Bus Hold Parameters |                                         |     |       |     |             |     |       |    |  |  |
|-------------------------------|-----------------------------------------|-----|-------|-----|-------------|-----|-------|----|--|--|
| Parameter                     | Conditions VCCIO Level                  |     | Units |     |             |     |       |    |  |  |
|                               |                                         | 1.8 | 1.8 V |     | 2.5 V 3.3 V |     | 2.5 V |    |  |  |
|                               |                                         | Min | Max   | Min | Max         | Min | Max   |    |  |  |
| Low sustaining current        | $V_{IN} > V_{IL} (max)$                 | 30  |       | 50  |             | 70  |       | μΑ |  |  |
| High sustaining current       | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30 |       | -50 |             | -70 |       | μA |  |  |
| Low overdrive current         | $0 V < V_{IN} < V_{CCIO}$               |     | 200   |     | 300         |     | 500   | μΑ |  |  |
| High overdrive current        | $0 V < V_{IN} < V_{CCIO}$               |     | -295  |     | -435        |     | -680  | μA |  |  |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

| Symbol           | Parameter                                                                               | Conditions                                                 | Min                                                    | Max                                                                                                                                                                                                                                                                                                                                                                           | Unit |
|------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>IH</sub>  | High-level input voltage for 3.3-V<br>TTL/CMOS                                          |                                                            | 2.0                                                    | 3.9                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | High-level input voltage for 2.5-V<br>TTL/CMOS                                          |                                                            | 1.7                                                    | 3.9                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | High-level input voltage for 1.8-V<br>TTL/CMOS                                          |                                                            | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | V                                                                                                                                                                                                                                                                                                                                                                             |      |
| V <sub>IL</sub>  | Low-level input voltage for 3.3-V<br>TTL/CMOS and PCI compliance                        |                                                            |                                                        | 0.8                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | Low-level input voltage for 2.5-V<br>TTL/CMOS                                           |                                                            | -0.5                                                   | 0.7                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | Low-level input voltage for 1.8-V<br>TTL/CMOS                                           |                                                            | -0.5                                                   |                                                                                                                                                                                                                                                                                                                                                                               |      |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage                                                     | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$ | 2.4                                                    |                                                                                                                                                                                                                                                                                                                                                                               | V    |
| _                | 3.3-V high-level CMOS output voltage                                                    | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.00 V (5)             |                                                        |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  | 2.5-V high-level output voltage                                                         | $I_{OH}$ = -100 µA DC, $V_{CCIO}$ = 2.30 V (5)             | 2.1                                                    |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  |                                                                                         | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 2.0                                                    |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  |                                                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 1.7                                                    |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  | 1.8-V high-level output voltage                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 1.65 \text{ V} (5)$ | 1.2                                                    |                                                                                                                                                                                                                                                                                                                                                                               | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                      | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (6)  |                                                        | 0.4                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | 3.3-V low-level CMOS output voltage                                                     | $I_{OL}$ = 0.1 mA DC, $V_{CCIO}$ = 3.00 V (6)              |                                                        | 0.2                                                                                                                                                                                                                                                                                                                                                                           | V    |
|                  | 2.5-V low-level output voltage                                                          | $I_{OL}$ = 100 $\mu$ A DC, $V_{CCIO}$ = 2.30 V (6)         |                                                        | $\begin{array}{c cccc} 1.7 & 3.9 \\ \hline 0.65 \times & 3.9 \\ \hline V_{CCIO} & & \\ \hline -0.5 & 0.8 \\ \hline -0.5 & 0.7 \\ \hline -0.5 & 0.35 \times \\ \hline V_{CCIO} & & \\ \hline 2.4 & & \\ \hline V_{CCIO} & & \\ \hline 2.4 & & \\ \hline V_{CCIO} & & \\ \hline 2.1 & & \\ \hline 2.0 & & \\ 1.7 & & \\ \hline 1.2 & & \\ \hline 0.4 & & \\ \hline \end{array}$ | V    |
|                  |                                                                                         | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                                                        |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  |                                                                                         | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                                                        |                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                  | 1.8-V low-level output voltage                                                          | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 1.7 V (6)                 |                                                        | 0.4                                                                                                                                                                                                                                                                                                                                                                           | V    |
| 1                | Input leakage current                                                                   | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                                                    | 10                                                                                                                                                                                                                                                                                                                                                                            | μA   |
| loz              | Tri-state output off-state current                                                      | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                                                    | 10                                                                                                                                                                                                                                                                                                                                                                            | μA   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor<br>during in-system programming or<br>during power up | V <sub>CCIO</sub> = 1.7 to 3.6 V (8)                       | 20                                                     | 74                                                                                                                                                                                                                                                                                                                                                                            | k¾   |

| Table 1          | Table 17. MAX 7000B Device Capacitance     Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|-----------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | Parameter                                           | Parameter Conditions Min Max Unit   |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                               | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                 | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is  $\pm 300 \,\mu$ A.
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>.
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for all 7000B devices does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

Figure 12 shows the typical output drive characteristics of MAX 7000B devices.



Figure 12. Output Drive Characteristics of MAX 7000B Devices

## Figure 14. MAX 7000B Switching Waveforms



| Symbol            | Parameter                                                                         | Conditions | Speed Grade |     |     |     |     |     | Unit |
|-------------------|-----------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|
|                   |                                                                                   |            | -           | 3   | -   | 5   | -7  |     |      |
|                   |                                                                                   |            | Min         | Max | Min | Max | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |            |             | 0.3 |     | 0.5 |     | 0.7 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |            |             | 0.3 |     | 0.5 |     | 0.7 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                  |            |             | 0.9 |     | 1.3 |     | 2.0 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                           |            |             | 1.0 |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                             |            |             | 1.5 |     | 2.1 |     | 3.2 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |            |             | 0.4 |     | 0.6 |     | 0.9 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                 |            |             | 1.4 |     | 2.0 |     | 3.1 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                         |            |             | 1.2 |     | 1.7 |     | 2.6 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |            |             | 0.1 |     | 0.2 |     | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$       | C1 = 35 pF |             | 0.9 |     | 1.2 |     | 1.8 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |             | 5.9 |     | 6.2 |     | 6.8 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                | C1 = 35 pF |             | 1.6 |     | 2.2 |     | 3.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF |             | 6.6 |     | 7.2 |     | 8.4 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                       | C1 = 5 pF  |             | 1.6 |     | 2.2 |     | 3.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                               |            | 0.7         |     | 1.1 |     | 1.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                |            | 0.4         |     | 0.5 |     | 0.9 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |            | 0.8         |     | 0.8 |     | 1.1 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |            | 1.2         |     | 1.2 |     | 1.4 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                    |            |             | 0.5 |     | 0.6 |     | 0.9 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                               |            |             | 0.2 |     | 0.3 |     | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                 |            |             | 1.2 |     | 1.8 |     | 2.8 | ns   |
| t <sub>EN</sub>   | Register enable time                                                              |            |             | 1.2 |     | 1.7 |     | 2.6 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                              |            |             | 0.7 |     | 1.1 |     | 1.6 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                              |            | 1           | 1.0 |     | 1.3 |     | 1.9 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                               |            |             | 1.0 |     | 1.3 |     | 1.9 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                         | (2)        | 1           | 0.7 |     | 1.0 |     | 1.4 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                   | (4)        | 1           | 1.5 | 1   | 2.1 |     | 3.2 | ns   |

| Table 26. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)       Note (1) |                                 |           |     |       |       |     |     |      |  |  |
|---------------------------------------------------------------------------------------------|---------------------------------|-----------|-----|-------|-------|-----|-----|------|--|--|
| I/O Standard                                                                                | Parameter                       |           |     | Speed | Grade |     |     | Unit |  |  |
|                                                                                             |                                 | -4 -7 -10 |     | 0     |       |     |     |      |  |  |
|                                                                                             |                                 | Min       | Max | Min   | Max   | Min | Max |      |  |  |
| PCI                                                                                         | Input to PIA                    |           | 0.0 |       | 0.0   |     | 0.0 | ns   |  |  |
|                                                                                             | Input to global clock and clear |           | 0.0 |       | 0.0   |     | 0.0 | ns   |  |  |
|                                                                                             | Input to fast input register    |           | 0.0 |       | 0.0   |     | 0.0 | ns   |  |  |
|                                                                                             | All outputs                     |           | 0.0 |       | 0.0   |     | 0.0 | ns   |  |  |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                       | Conditions     |       |     | Speed | Grade |      |      | Unit |
|--------------------|-----------------------------------------------------------------|----------------|-------|-----|-------|-------|------|------|------|
|                    |                                                                 |                | -     | -5  |       | -7    |      | -10  |      |
|                    |                                                                 |                | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                                  | C1 = 35 pF (2) |       | 5.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 5.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 3.3   |     | 4.8   |       | 6.6  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |     | 1.5   |       | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time for<br>fast input                        |                | 1.0   |     | 1.0   |       | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.5   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 3.3 | 1.0   | 5.1   | 1.0  | 6.7  | ns   |
| t <sub>CH</sub>    | Global clock high time                                          |                | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                           |                | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 1.4   |     | 2.0   |       | 2.8  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.4   |     | 0.8   |       | 1.0  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 5.2 | 1.0   | 7.9   | 1.0  | 10.5 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 5.3 |       | 7.9   |      | 10.6 | ns   |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 188.7 |     | 126.6 |       | 94.3 |      | MHz  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 5.3 |       | 7.9   |      | 10.6 | ns   |
| facnt              | Maximum internal array clock frequency                          | (2), (3)       | 188.7 |     | 126.6 |       | 94.3 |      | MHz  |

| Symbol             | Parameter                                                       | Conditions     |       |     | Speed Grade |     |      |      |     |
|--------------------|-----------------------------------------------------------------|----------------|-------|-----|-------------|-----|------|------|-----|
|                    |                                                                 |                | -     | -5  |             | 7   | -10  |      | 1   |
|                    |                                                                 |                | Min   | Max | Min         | Max | Min  | Max  |     |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 5.5 |             | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 5.5 |             | 7.5 |      | 10.0 | ns  |
| t <sub>su</sub>    | Global clock setup time                                         | (2)            | 3.6   |     | 4.9         |     | 6.5  |      | ns  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |     | 0.0         |     | 0.0  |      | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |     | 1.5         |     | 1.5  |      | ns  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |     | 1.0         |     | 1.0  |      | ns  |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.5   |     | 3.0         |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |     | 0.0         |     | 0.0  |      | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 3.7 | 1.0         | 5.0 | 1.0  | 6.7  | ns  |
| t <sub>CH</sub>    | Global clock high time                                          |                | 3.0   |     | 3.0         |     | 4.0  |      | ns  |
| t <sub>CL</sub>    | Global clock low time                                           |                | 3.0   |     | 3.0         |     | 4.0  |      | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 1.4   |     | 1.9         |     | 2.5  |      | ns  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.5   |     | 0.6         |     | 0.8  |      | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 5.9 | 1.0         | 8.0 | 1.0  | 10.7 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 3.0   |     | 3.0         |     | 4.0  |      | ns  |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 3.0   |     | 3.0         |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 3.0   |     | 3.0         |     | 4.0  |      | ns  |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 6.1 |             | 8.4 |      | 11.1 | ns  |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 163.9 |     | 119.0       |     | 90.1 |      | MHz |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 6.1 |             | 8.4 |      | 11.1 | ns  |
| facnt              | Maximum internal array clock frequency                          | (2), (3)       | 163.9 |     | 119.0       |     | 90.1 |      | MHz |

| Table 32. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)       Note (1) |                                 |             |     |     |     |     |     |      |
|---------------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|------|
| I/O Standard                                                                                | Parameter                       | Speed Grade |     |     |     |     |     | Unit |
|                                                                                             |                                 | -5          |     | -7  |     | -10 |     |      |
|                                                                                             |                                 | Min         | Max | Min | Max | Min | Max |      |
| PCI                                                                                         | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0 | ns   |
|                                                                                             | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0 | ns   |
|                                                                                             | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0 | ns   |
|                                                                                             | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0 | ns   |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation:

 $P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$ 

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.



#### Figure 21. 48-Pin VTQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



# Version 3.3

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.3:

- Updated Table 3.
- Added Tables 4 through 6.

# Version 3.2

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.2:

 Updated Note (10) and added ambient temperature (T<sub>A</sub>) information to Table 15.

# Version 3.1

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.1:

- Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 16.
- Updated leakage current conditions in Table 16.

# Version 3.0

The following changes were made to the *MAX* 7000B Programmable Logic Device Family Data Sheet version 3.0:

- Updated timing numbers in Table 1.
- Updated Table 16.
- Updated timing in Tables 18, 19, 21, 22, 24, 25, 27, 28, 30, and 31.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right responsibility or liability arising out of the application or use of any information, product, or

Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



1.5. 1.1 1.50 0001

Altera Corporation

66