



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 4 ns                                                        |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 84                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-TQFP                                                    |
| Supplier Device Package         | 100-TQFP (14x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128btc100-4n |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- System-level features
  - MultiVolt™ I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels
  - Programmable power-saving mode for 50% or greater power reduction in each macrocell
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+
  - Bus-hold option on I/O pins
  - PCI compatible
  - Bus-friendly architecture including programmable slew-rate control
  - Open-drain output option
  - Programmable security bit for protection of proprietary designs
  - Built-in boundary-scan test circuitry compliant with IEEE Std. 1149.1
  - Supports hot-socketing operation
  - Programmable ground pins
- Advanced architecture features
  - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
  - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
  - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls
  - Two global clock signals with optional inversion
  - Programmable power-up states for macrocell registers
  - 6 to 10 pin- or logic-driven output enable signals
- Advanced package options
  - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-saving FineLine BGA™, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages
  - Pin-compatibility with other MAX 7000B devices in the same package
- Advanced software support
  - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000B architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.

Figure 3. MAX 7000B Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

Altera Corporation 9

16 Shared

Expanders

36 Signals

from PIA

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.



Figure 6. I/O Control Block of MAX 7000B Devices

#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k³4.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.



For more information on using the Jam language, see *Application Note 88* (*Using the Jam Language for ISP & ICR via an Embedded Processor*) and *Application Note 122* (*Using STAPL for ISP & ICR via an Embedded Processor*).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# Programming with External Hardware

MAX 7000B devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the Altera Programming Hardware Data Sheet.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 6. MAX 7000B | JTAG Instructions                                                                                                                                                                                                                                                                 |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                                                       |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |
| CLAMP              | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |
| ISP Instructions   | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |

| Table 10. MAX 700     | Table 10. MAX 7000B MultiVolt I/O Support                |          |          |     |          |          |          |          |  |  |
|-----------------------|----------------------------------------------------------|----------|----------|-----|----------|----------|----------|----------|--|--|
| V <sub>CCIO</sub> (V) | V <sub>CCIO</sub> (V) Input Signal (V) Output Signal (V) |          |          |     |          |          |          |          |  |  |
|                       | 1.8                                                      | 2.5      | 3.3      | 5.0 | 1.8      | 2.5      | 3.3      | 5.0      |  |  |
| 1.8                   | <b>✓</b>                                                 | <b>✓</b> | <b>✓</b> |     | <b>✓</b> |          |          |          |  |  |
| 2.5                   | <b>✓</b>                                                 | <b>✓</b> | <b>✓</b> |     |          | <b>✓</b> |          |          |  |  |
| 3.3                   | <b>✓</b>                                                 | <b>✓</b> | <b>✓</b> |     |          |          | <b>✓</b> | <b>✓</b> |  |  |

#### **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

#### **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

#### Slew-Rate Control

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

#### Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode.

Figure 10 shows a block diagram of the bus-hold circuit.

Figure 10. Bus-Hold Circuit



### PCI Compatibility

MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications.

| Table 13. MAX 70<br>Specifications | 100B Device Speed Grades tha | nt Meet PCI Timing |
|------------------------------------|------------------------------|--------------------|
| Device                             | Specif                       | fication           |
|                                    | 33-MHz PCI                   | 66-MHz PCI         |
| EPM7032B                           | All speed grades             | -3                 |
| EPM7064B                           | All speed grades             | -3                 |
| EPM7128B                           | All speed grades             | -4                 |
| EPM7256B                           | All speed grades             | -5 (1)             |
| EPM7512B                           | All speed grades             | -5 (1)             |

#### Note:

(1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications.

#### Figure 14. MAX 7000B Switching Waveforms

 $t_R$  &  $t_F$  < 2 ns. Inputs are driven at 3.0 V for a logic high and 0 V for a logic low. All timing characteristics are measured at 1.5 V.



| Table 19.         | EPM7032B Internal Timing I                                                         | Parameters | Notes | (1) |       |       |     |             |      |
|-------------------|------------------------------------------------------------------------------------|------------|-------|-----|-------|-------|-----|-------------|------|
| Symbol            | Parameter                                                                          | Conditions |       |     | Speed | Grade |     |             | Unit |
|                   |                                                                                    |            | -3    | 3.5 | -5    | i.0   | -7  | <b>'</b> .5 |      |
|                   |                                                                                    |            | Min   | Max | Min   | Max   | Min | Max         |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |       | 0.3 |       | 0.5   |     | 0.7         | ns   |
| $t_{IO}$          | I/O input pad and buffer delay                                                     |            |       | 0.3 |       | 0.5   |     | 0.7         | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |       | 0.9 |       | 1.3   |     | 2.0         | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |       | 1.0 |       | 1.5   |     | 1.5         | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |       | 1.5 |       | 2.1   |     | 3.2         | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |       | 0.4 |       | 0.6   |     | 0.9         | ns   |
| $t_{LAD}$         | Logic array delay                                                                  |            |       | 1.4 |       | 2.0   |     | 3.1         | ns   |
| $t_{LAC}$         | Logic control array delay                                                          |            |       | 1.2 |       | 1.7   |     | 2.6         | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |       | 0.1 |       | 0.2   |     | 0.3         | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |       | 0.9 |       | 1.2   |     | 1.8         | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |       | 5.9 |       | 6.2   |     | 6.8         | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |       | 1.6 |       | 2.2   |     | 3.4         | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |       | 6.6 |       | 7.2   |     | 8.4         | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |       | 1.6 |       | 2.2   |     | 3.4         | ns   |
| $t_{SU}$          | Register setup time                                                                |            | 0.7   |     | 1.1   |       | 1.6 |             | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4   |     | 0.5   |       | 0.9 |             | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8   |     | 0.8   |       | 1.1 |             | ns   |
| $t_{FH}$          | Register hold time of fast input                                                   |            | 1.2   |     | 1.2   |       | 1.4 |             | ns   |
| $t_{RD}$          | Register delay                                                                     |            |       | 0.5 |       | 0.6   |     | 0.9         | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |       | 0.2 |       | 0.3   |     | 0.5         | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |       | 1.2 |       | 1.8   |     | 2.8         | ns   |
| t <sub>EN</sub>   | Register enable time                                                               |            |       | 1.2 |       | 1.7   |     | 2.6         | ns   |
| t <sub>GLOB</sub> | Global control delay                                                               |            |       | 0.7 |       | 1.1   |     | 1.6         | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |       | 1.0 |       | 1.3   |     | 1.9         | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |       | 1.0 |       | 1.3   |     | 1.9         | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                          | (2)        |       | 0.7 |       | 1.0   |     | 1.4         | ns   |
| $t_{LPA}$         | Low-power adder                                                                    | (4)        |       | 1.5 |       | 2.1   |     | 3.2         | ns   |

| Symbol             | Parameter                                                 | Conditions     |       |     | Speed | Grade |       |     | Unit |
|--------------------|-----------------------------------------------------------|----------------|-------|-----|-------|-------|-------|-----|------|
|                    |                                                           |                |       | 3   | -5    |       | -7    |     |      |
|                    |                                                           |                | Min   | Max | Min   | Max   | Min   | Max |      |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 3.5 |       | 5.0   |       | 7.5 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 2.1   |     | 3.0   |       | 4.5   |     | ns   |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0   |     | 1.0   |       | 1.5   |     | ns   |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0   |     | 1.0   |       | 1.0   |     | ns   |
| <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time |                | 2.0   |     | 2.5   |       | 3.0   |     | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0   |     | 0.0   |       | 0.0   |     | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 2.4 | 1.0   | 3.4   | 1.0   | 5.0 | ns   |
| t <sub>CH</sub>    | Global clock high time                                    |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CL</sub>    | Global clock low time                                     |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 0.9   |     | 1.3   |       | 1.9   |     | ns   |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.2   |     | 0.3   |       | 0.6   |     | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 3.6 | 1.0   | 5.1   | 1.0   | 7.6 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 1.5   |     | 2.0   |       | 3.0   |     | ns   |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |       | 3.3 |       | 4.7   |       | 7.0 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 303.0 |     | 212.8 |       | 142.9 |     | MHz  |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      |    |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|----|
|                 |                                 | -           | 3    | -5  |      | -   | 7    |    |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |    |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.4  |     | 0.6  | ns |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.6  | ns |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.7  |     | 1.1  | ns |
|                 | Input to global clock and clear |             | 0.5  |     | 0.7  |     | 1.1  | ns |
|                 | Input to fast input register    |             | 0.4  |     | 0.6  |     | 0.9  | ns |
|                 | All outputs                     |             | 1.2  |     | 1.7  |     | 2.6  | ns |
| SSTL-2 Class I  | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| SSTL-2 Class II | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns |
| SSTL-3 Class I  | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| SSTL-3 Class II | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| GTL+            | Input to PIA                    |             | 1.6  |     | 2.3  |     | 3.4  | ns |
|                 | Input to global clock and clear |             | 1.6  |     | 2.3  |     | 3.4  | ns |
|                 | Input to fast input register    |             | 1.5  |     | 2.1  |     | 3.2  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |

| Table 23. EPM7064B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |     |             |       |     |     |     |    |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|-----|-------------|-------|-----|-----|-----|----|--|--|
| I/O Standard                                                                          | Parameter                       |     | Speed Grade |       |     |     |     |    |  |  |
|                                                                                       |                                 | -3  |             | -3 -5 |     | -7  |     |    |  |  |
|                                                                                       |                                 | Min | Max         | Min   | Max | Min | Max |    |  |  |
| PCI                                                                                   | Input to PIA                    |     | 0.0         |       | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to global clock and clear |     | 0.0         |       | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to fast input register    |     | 0.0         |       | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | All outputs                     |     | 0.0         |       | 0.0 |     | 0.0 | ns |  |  |

#### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of all LABs.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                 | Conditions     |       |     | Speed | Grade |      |      | Unit |
|--------------------|-----------------------------------------------------------|----------------|-------|-----|-------|-------|------|------|------|
|                    |                                                           |                | -     | 4   | -7    |       | -10  |      | Ē    |
|                    |                                                           |                | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |       | 4.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 4.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 2.5   |     | 4.5   |       | 6.1  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0   |     | 1.5   |       | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0   |     | 1.0   |       | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                | 2.0   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 2.8 | 1.0   | 5.7   | 1.0  | 7.5  | ns   |
| t <sub>CH</sub>    | Global clock high time                                    |                | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                     |                | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 1.2   |     | 2.0   |       | 2.8  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.2   |     | 0.7   |       | 0.9  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 4.1 | 1.0   | 8.2   | 1.0  | 10.8 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |       | 4.1 |       | 7.9   |      | 10.6 | ns   |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 243.9 |     | 126.6 |       | 94.3 |      | MHz  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |       | 4.1 |       | 7.9   |      | 10.6 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 243.9 |     | 126.6 |       | 94.3 |      | MHz  |

| Symbol            | Parameter                                                                          | Conditions |     |     | Speed | Grade |     |     | Unit |
|-------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                   |                                                                                    |            | -   | 4   | -     | 7     |     | 10  |      |
|                   |                                                                                    |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| $t_{IO}$          | I/O input pad and buffer delay                                                     |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |     | 1.3 |       | 2.9   |     | 3.7 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |     | 1.0 |       | 1.5   |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |     | 1.5 |       | 2.8   |     | 3.8 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |     | 0.4 |       | 0.8   |     | 1.0 | ns   |
| $t_{LAD}$         | Logic array delay                                                                  |            |     | 1.6 |       | 2.9   |     | 3.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                          |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |     | 0.1 |       | 0.3   |     | 0.4 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.9 |       | 1.7   |     | 2.2 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.7   |     | 7.2 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 6.8 |       | 8.3   |     | 9.4 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| $t_{SU}$          | Register setup time                                                                |            | 1.0 |     | 1.9   |       | 2.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4 |     | 0.8   |       | 1.1 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8 |     | 0.9   |       | 0.9 |     | ns   |
| $t_{FH}$          | Register hold time of fast input                                                   |            | 1.2 |     | 1.6   |       | 1.6 |     | ns   |
| $t_{RD}$          | Register delay                                                                     |            |     | 0.5 |       | 1.1   |     | 1.4 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |     | 0.2 |       | 0.3   |     | 0.4 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.4 |       | 2.8   |     | 3.6 | ns   |
| $t_{EN}$          | Register enable time                                                               |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| $t_{GLOB}$        | Global control delay                                                               |            |     | 1.1 |       | 2.3   |     | 3.1 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |     | 1.0 |       | 2.0   |     | 2.8 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                    | (4)        |     | 1.5 |       | 2.8   |     | 3.8 | ns   |

| I/O Standard    | Parameter                                                      | Speed Grade |      |     |      |     |                                                |    |
|-----------------|----------------------------------------------------------------|-------------|------|-----|------|-----|------------------------------------------------|----|
|                 |                                                                | -           | 5    | -7  |      |     | 10                                             |    |
|                 |                                                                | Min         | Max  | Min | Max  | Min | Max                                            |    |
| 3.3 V TTL/CMOS  | Input to PIA                                                   |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |
|                 | Input to global clock and clear                                |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |
|                 | Input to fast input register                                   |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |
|                 | All outputs                                                    |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |
| 2.5 V TTL/CMOS  | Input to PIA                                                   |             | 0.4  |     | 0.6  |     | 0.8                                            | ns |
|                 | Input to global clock and clear                                |             | 0.3  |     | 0.5  |     | 0.6                                            | ns |
|                 | Input to fast input register                                   |             | 0.2  |     | 0.3  |     | 0.4                                            | ns |
|                 | All outputs                                                    |             | 0.2  |     | 0.3  |     | 0.4                                            | ns |
| 1.8 V TTL/CMOS  | Input to PIA                                                   |             | 0.6  |     | 0.9  |     | 1.2                                            | ns |
|                 | Input to global clock and clear                                |             | 0.6  |     | 0.9  |     | 1.2                                            | ns |
|                 | Input to fast input register                                   |             | 0.5  |     | 0.8  |     | 1.0                                            | ns |
|                 | All outputs                                                    |             | 1.3  |     | 2.0  |     | 2.6                                            | ns |
| SSTL-2 Class I  | Input to PIA                                                   |             | 1.5  |     | 2.3  |     | 3.0                                            | ns |
|                 | Input to global clock and clear                                |             | 1.3  |     | 2.0  |     | 2.6                                            | ns |
|                 | Input to fast input register                                   |             | 1.1  |     | 1.7  |     | 2.2                                            | ns |
|                 | Input to fast input register 1.1 1.7 2   All outputs 0.0 0.0 0 | 0.0         | ns   |     |      |     |                                                |    |
| SSTL-2 Class II | Input to PIA                                                   |             | 1.5  |     | 2.3  |     | 3.0                                            | ns |
|                 | Input to global clock and clear                                |             | 1.3  |     | 2.0  |     | 2.6                                            | ns |
|                 | Input to fast input register                                   |             | 1.1  |     | 1.7  |     | 2.2                                            | ns |
|                 | All outputs                                                    |             | -0.1 |     | -0.2 |     | -0.2                                           | ns |
| SSTL-3 Class I  | Input to PIA                                                   |             | 1.4  |     | 2.1  |     | 2.8                                            | ns |
|                 | Input to global clock and clear                                |             | 1.1  |     | 1.7  |     | 2.2                                            | ns |
|                 | Input to fast input register                                   |             | 1.0  |     | 1.5  |     | 2.0                                            | ns |
|                 | All outputs                                                    |             | 0.0  |     | 0.0  |     | 0.0<br>3.0<br>2.6<br>2.2<br>-0.2<br>2.8<br>2.2 | ns |
| SSTL-3 Class II | Input to PIA                                                   |             | 1.4  |     | 2.1  |     | 2.8                                            | ns |
|                 | Input to global clock and clear                                |             | 1.1  |     | 1.7  |     | 2.2                                            | ns |
|                 | Input to fast input register                                   |             | 1.0  |     | 1.5  |     | 2.0                                            | ns |
|                 | All outputs                                                    |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |
| GTL+            | Input to PIA                                                   |             | 1.8  |     | 2.7  |     | 3.6                                            | ns |
|                 | Input to global clock and clear                                |             | 1.8  |     | 2.7  |     | 3.6                                            | ns |
|                 | Input to fast input register                                   |             | 1.7  |     | 2.6  |     | 3.4                                            | ns |
|                 | All outputs                                                    |             | 0.0  |     | 0.0  |     | 0.0                                            | ns |



Figure 17.  $I_{CC}$  vs. Frequency for EPM7128B Devices





Figure 21. 48-Pin VTQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 25. 144-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 26. 169-Pin Ultra FineLine BGA Pin-Out Diagram

Package outline not drawn to scale.

