# E·XFL

# Intel - EPM7256BTC144-10N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### Applications of Embedded - CPLDs

#### Details

| Product Status                  | Obsolete                                                     |
|---------------------------------|--------------------------------------------------------------|
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                              |
| Number of Logic Elements/Blocks | 16                                                           |
| Number of Macrocells            | 256                                                          |
| Number of Gates                 | 5000                                                         |
| Number of I/O                   | 120                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 144-LQFP                                                     |
| Supplier Device Package         | 144-TQFP (20x20)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7256btc144-10n |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Macrocells

The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell.



Figure 2. MAX 7000B Macrocell

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells





#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC'}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000B Device

The time required to program a single MAX 7000B device in-system can be calculated from the following formula:

| <sup>t</sup> PROG | = t <sub>PPULSE</sub> +                   | <sup>Cycle</sup> ртск<br>f <sub>TCK</sub>                                                                        |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| where:            | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>Programming time</li><li>Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                 |

The ISP times for a stand-alone verification of a single MAX 7000B device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + \frac{C_2}{2}$             | <sup>JCle</sup> VTCK<br><sup>f</sup> TCK                                                                                                      |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>= Verify time</li><li>= Sum of the fixed times to verify the EEPROM cells</li><li>= Number of TCK cycles to verify a device</li></ul> |

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 7000B t <sub>PUL</sub> | ale 4. MAX 7000B t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                       |                          |                       |  |  |  |  |  |  |  |
|-------------------------------------|-------------------------------------------------------------------|-----------------------|--------------------------|-----------------------|--|--|--|--|--|--|--|
| Device                              | Progra                                                            | mming                 | Stand-Alone Verification |                       |  |  |  |  |  |  |  |
|                                     | t <sub>PPULSE</sub> (s)                                           | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |  |  |  |  |  |  |
| EMP7032B                            | 2.12                                                              | 70,000                | 0.002                    | 18,000                |  |  |  |  |  |  |  |
| EMP7064B                            | 2.12                                                              | 120,000               | 0.002                    | 35,000                |  |  |  |  |  |  |  |
| EMP7128B                            | 2.12                                                              | 222,000               | 0.002                    | 69,000                |  |  |  |  |  |  |  |
| EMP7256B                            | 2.12                                                              | 466,000               | 0.002                    | 151,000               |  |  |  |  |  |  |  |
| EMP7512B                            | 2.12                                                              | 914,000               | 0.002                    | 300,000               |  |  |  |  |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| able 5. MAX 7000B In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |  |  |
|------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--|--|
| Device                                                                             |        | f <sub>тск</sub> |       |       |         |         |         |        |   |  |  |
|                                                                                    | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |  |
| EMP7032B                                                                           | 2.13   | 2.13             | 2.15  | 2.19  | 2.26    | 2.47    | 2.82    | 3.52   | S |  |  |
| EMP7064B                                                                           | 2.13   | 2.14             | 2.18  | 2.24  | 2.36    | 2.72    | 3.32    | 4.52   | S |  |  |
| EMP7128B                                                                           | 2.14   | 2.16             | 2.23  | 2.34  | 2.56    | 3.23    | 4.34    | 6.56   | S |  |  |
| EMP7256B                                                                           | 2.17   | 2.21             | 2.35  | 2.58  | 3.05    | 4.45    | 6.78    | 11.44  | S |  |  |
| EMP7512B                                                                           | 2.21   | 2.30             | 2.58  | 3.03  | 3.95    | 6.69    | 11.26   | 20.40  | S |  |  |

| Table 1. MAX 7000B Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |  |  |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|--|--|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |  |  |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |  |  |
| EMP7032B                                                                               | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S |  |  |
| EMP7064B                                                                               | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | s |  |  |
| EMP7128B                                                                               | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.35    | 0.69    | 1.38   | s |  |  |
| EMP7256B                                                                               | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.76    | 1.51    | 3.02   | S |  |  |
| EMP7512B                                                                               | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.50    | 3.00    | 6.00   | S |  |  |

٦

Г

# Programmable Speed/Power Control

Output

Configuration

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

# MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 10 describes the MAX 7000B MultiVolt I/O support.

| Table 10. MAX 700     | able 10. MAX 7000B MultiVolt I/O Support |              |              |     |                   |              |              |              |  |  |  |
|-----------------------|------------------------------------------|--------------|--------------|-----|-------------------|--------------|--------------|--------------|--|--|--|
| V <sub>CCIO</sub> (V) | V <sub>CCIO</sub> (V) Input Signal (V)   |              |              |     | Output Signal (V) |              |              |              |  |  |  |
|                       | 1.8                                      | 2.5          | 3.3          | 5.0 | 1.8               | 2.5          | 3.3          | 5.0          |  |  |  |
| 1.8                   | $\checkmark$                             | ~            | ~            |     | $\checkmark$      |              |              |              |  |  |  |
| 2.5                   | $\checkmark$                             | $\checkmark$ | ~            |     |                   | $\checkmark$ |              |              |  |  |  |
| 3.3                   | $\checkmark$                             | $\checkmark$ | $\checkmark$ |     |                   |              | $\checkmark$ | $\checkmark$ |  |  |  |

# **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

# **Slew-Rate Control**

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported.

Figure 9 shows the arrangement of the MAX 7000B I/O banks.

Programmable I/O Banks

Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards

Table 11 shows which macrocells have pins in each I/O bank.

| Table 11. Macrocell Pins Contained in Each I/O Bank |                |                  |  |  |  |  |  |  |
|-----------------------------------------------------|----------------|------------------|--|--|--|--|--|--|
| Device                                              | Bank 1         | Bank 2           |  |  |  |  |  |  |
| EPM7032B                                            | 1-16           | 17-32            |  |  |  |  |  |  |
| EPM7064B                                            | 1-32           | 33-64            |  |  |  |  |  |  |
| EPM7128B                                            | 1-64           | 65-128           |  |  |  |  |  |  |
| EPM7256B                                            | 1-128, 177-181 | 129-176, 182-256 |  |  |  |  |  |  |
| EPM7512B                                            | 1-265          | 266-512          |  |  |  |  |  |  |

Each MAX 7000B device has two VREF pins. Each can be set to a separate  $V_{REF}$  level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins.

## Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k<sup>3</sup>/<sub>4</sub>) weakly holds the output to  $V_{CCIO}$  level.

# Bus Hold

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k<sup>3</sup>/<sub>4</sub>. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 12. Bus Hold Parameters |                                         |       |             |       |      |           |      |       |  |       |  |  |
|-------------------------------|-----------------------------------------|-------|-------------|-------|------|-----------|------|-------|--|-------|--|--|
| Parameter                     | Conditions                              |       | VCCIO Level |       |      |           |      | Units |  |       |  |  |
|                               |                                         | 1.8 V |             | 2.5 V |      | 2.5 V 3.3 |      | 2.5 V |  | 3.3 V |  |  |
|                               |                                         | Min   | Max         | Min   | Max  | Min       | Max  |       |  |       |  |  |
| Low sustaining current        | $V_{IN} > V_{IL} (max)$                 | 30    |             | 50    |      | 70        |      | μΑ    |  |       |  |  |
| High sustaining current       | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30   |             | -50   |      | -70       |      | μA    |  |       |  |  |
| Low overdrive current         | $0 V < V_{IN} < V_{CCIO}$               |       | 200         |       | 300  |           | 500  | μΑ    |  |       |  |  |
| High overdrive current        | $0 V < V_{IN} < V_{CCIO}$               |       | -295        |       | -435 |           | -680 | μA    |  |       |  |  |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode.

Figure 10 shows a block diagram of the bus-hold circuit.

#### Figure 10. Bus-Hold Circuit



# PCI Compatibility

MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications.

| Table 13. MAX 7000B Device Speed Grades that Meet PCI Timing<br>Specifications |                  |            |  |  |  |  |  |  |
|--------------------------------------------------------------------------------|------------------|------------|--|--|--|--|--|--|
| Device                                                                         | Specification    |            |  |  |  |  |  |  |
|                                                                                | 33-MHz PCI       | 66-MHz PCI |  |  |  |  |  |  |
| EPM7032B                                                                       | All speed grades | -3         |  |  |  |  |  |  |
| EPM7064B                                                                       | All speed grades | -3         |  |  |  |  |  |  |
| EPM7128B                                                                       | All speed grades | -4         |  |  |  |  |  |  |
| EPM7256B                                                                       | All speed grades | -5 (1)     |  |  |  |  |  |  |
| EPM7512B                                                                       | All speed grades | -5 (1)     |  |  |  |  |  |  |

#### Note:

(1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications.

| Symbol           | Parameter                                                                               | Conditions                                                 | Min                        | Max                    | Unit |
|------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|------------------------|------|
| V <sub>IH</sub>  | High-level input voltage for 3.3-V<br>TTL/CMOS                                          |                                                            | 2.0                        | 3.9                    | V    |
|                  | High-level input voltage for 2.5-V<br>TTL/CMOS                                          |                                                            | 1.7                        | 3.9                    | V    |
|                  | High-level input voltage for 1.8-V<br>TTL/CMOS                                          |                                                            | $0.65 \times V_{CCIO}$     | 3.9                    | V    |
| V <sub>IL</sub>  | Low-level input voltage for 3.3-V<br>TTL/CMOS and PCI compliance                        |                                                            | -0.5                       | 0.8                    | V    |
|                  | Low-level input voltage for 2.5-V<br>TTL/CMOS                                           |                                                            | -0.5                       | 0.7                    | V    |
|                  | Low-level input voltage for 1.8-V<br>TTL/CMOS                                           |                                                            | -0.5                       | $0.35 \times V_{CCIO}$ |      |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage                                                     | 2.4                                                        |                            | V                      |      |
|                  | 3.3-V high-level CMOS output voltage                                                    | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.00 V (5)             | V <sub>CCIO</sub> -<br>0.2 |                        | V    |
|                  | 2.5-V high-level output voltage                                                         | $I_{OH}$ = -100 µA DC, $V_{CCIO}$ = 2.30 V (5)             | 2.1                        |                        | V    |
|                  |                                                                                         | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 2.0                        |                        | V    |
|                  |                                                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$ | 1.7                        |                        | V    |
|                  | 1.8-V high-level output voltage                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 1.65 \text{ V} (5)$ | 1.2                        |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                      | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (6)  |                            | 0.4                    | V    |
|                  | 3.3-V low-level CMOS output voltage                                                     | $I_{OL}$ = 0.1 mA DC, $V_{CCIO}$ = 3.00 V (6)              |                            | 0.2                    | V    |
|                  | 2.5-V low-level output voltage                                                          | $I_{OL}$ = 100 $\mu$ A DC, $V_{CCIO}$ = 2.30 V (6)         |                            | 0.2                    | V    |
|                  |                                                                                         | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                            | 0.4                    | V    |
|                  |                                                                                         | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                |                            | 0.7                    | V    |
|                  | 1.8-V low-level output voltage                                                          | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 1.7 V (6)                 |                            | 0.4                    | V    |
| 1                | Input leakage current                                                                   | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                        | 10                     | μA   |
| loz              | Tri-state output off-state current                                                      | $V_{I} = -0.5$ to 3.9 V (7)                                | -10                        | 10                     | μA   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor<br>during in-system programming or<br>during power up | V <sub>CCIO</sub> = 1.7 to 3.6 V (8)                       | 20                         | 74                     | k¾   |

# **Timing Model**

MAX 7000B device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 13. MAX 7000B devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Figure 13. MAX 7000B Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 14 shows the timing relationship between internal and external delay parameters.



See *Application Note 94* (*Understanding MAX 7000 Timing*) for more information.

#### Figure 14. MAX 7000B Switching Waveforms



| Table 18           | Table 18. EPM7032B External Timing Parameters Notes (1)         |                |       |             |       |     |       |     |     |  |
|--------------------|-----------------------------------------------------------------|----------------|-------|-------------|-------|-----|-------|-----|-----|--|
| Symbol             | Parameter                                                       | Conditions     |       | Speed Grade |       |     |       |     |     |  |
|                    |                                                                 |                | -3    | .5          | -5    | .0  | -7    | .5  | 1   |  |
|                    |                                                                 |                | Min   | Max         | Min   | Max | Min   | Max |     |  |
| t <sub>PD1</sub>   | Input to non-registered output                                  | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |  |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |  |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.1   |             | 3.0   |     | 4.5   |     | ns  |  |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                           |                | 1.0   |             | 1.0   |     | 1.5   |     | ns  |  |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |             | 1.0   |     | 1.0   |     | ns  |  |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |             | 2.5   |     | 3.0   |     | ns  |  |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4         | 1.0   | 3.4 | 1.0   | 5.0 | ns  |  |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 0.9   |             | 1.3   |     | 1.9   |     | ns  |  |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |             | 0.3   |     | 0.6   |     | ns  |  |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6         | 1.0   | 5.1 | 1.0   | 7.6 | ns  |  |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |
| t <sub>CNT</sub>   | Minimum global clock<br>period                                  | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |  |
| f <sub>CNT</sub>   | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |  |
| f <sub>acnt</sub>  | Maximum internal array clock frequency                          | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |  |

# Tables 18 through 32 show MAX 7000B device timing parameters.

| Symbol                                                 | Parameter                                                       | Conditions     | Speed Grade |     |       |     |       |     |     |
|--------------------------------------------------------|-----------------------------------------------------------------|----------------|-------------|-----|-------|-----|-------|-----|-----|
|                                                        |                                                                 |                | -3          |     | -5    |     | -7    |     | 1   |
|                                                        |                                                                 |                | Min         | Max | Min   | Max | Min   | Max | -   |
| t <sub>PD1</sub>                                       | Input to non-registered<br>output                               | C1 = 35 pF (2) |             | 3.5 |       | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>                                       | I/O input to non-registered output                              | C1 = 35 pF (2) |             | 3.5 |       | 5.0 |       | 7.5 | ns  |
| t <sub>SU</sub>                                        | Global clock setup time                                         | (2)            | 2.1         |     | 3.0   |     | 4.5   |     | ns  |
| t <sub>H</sub>                                         | Global clock hold time                                          | (2)            | 0.0         |     | 0.0   |     | 0.0   |     | ns  |
| t <sub>FSU</sub> Global clock setup time of fast input |                                                                 |                | 1.0         |     | 1.0   |     | 1.5   |     | ns  |
| t <sub>FH</sub>                                        | Global clock hold time of<br>fast input                         |                | 1.0         |     | 1.0   |     | 1.0   |     | ns  |
| t <sub>FZHSU</sub>                                     | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0         |     | 2.5   |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>                                      | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0         |     | 0.0   |     | 0.0   |     | ns  |
| t <sub>CO1</sub>                                       | Global clock to output delay                                    | C1 = 35 pF     | 1.0         | 2.4 | 1.0   | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>                                        | Global clock high time                                          |                | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CL</sub>                                        | Global clock low time                                           |                | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>ASU</sub>                                       | Array clock setup time                                          | (2)            | 0.9         |     | 1.3   |     | 1.9   |     | ns  |
| t <sub>AH</sub>                                        | Array clock hold time                                           | (2)            | 0.2         |     | 0.3   |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>                                      | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0         | 3.6 | 1.0   | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>                                       | Array clock high time                                           |                | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>ACL</sub>                                       | Array clock low time                                            |                | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>                                      | Minimum pulse width for<br>clear and preset                     |                | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CNT</sub>                                       | Minimum global clock<br>period                                  | (2)            |             | 3.3 |       | 4.7 |       | 7.0 | ns  |
| f <sub>CNT</sub>                                       | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0       |     | 212.8 |     | 142.9 |     | MHz |
| t <sub>acnt</sub>                                      | Minimum array clock<br>period                                   | (2)            |             | 3.3 |       | 4.7 |       | 7.0 | ns  |
| f <sub>acnt</sub>                                      | Maximum internal array clock frequency                          | (2), (3)       | 303.0       |     | 212.8 |     | 142.9 |     | MHz |

| I/O Standard | Parameter                       | Speed Grade |     |     |     |     |     |    |
|--------------|---------------------------------|-------------|-----|-----|-----|-----|-----|----|
|              |                                 | -3          |     | -5  |     | -7  |     | ]  |
|              |                                 | Min         | Max | Min | Max | Min | Max |    |
| PCI          | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
|              | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0 | ns |
|              | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0 | ns |
|              | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0 | ns |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of all LABs.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol                                                 | Parameter                                                       | Conditions     | Speed Grade |     |       |     |      |      |     |
|--------------------------------------------------------|-----------------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|
|                                                        |                                                                 |                | -4          |     | -7    |     | -10  |      | 1   |
|                                                        |                                                                 |                | Min         | Max | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>                                       | Input to non-registered<br>output                               | C1 = 35 pF (2) |             | 4.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>                                       | I/O input to non-registered output                              | C1 = 35 pF (2) |             | 4.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>SU</sub>                                        | Global clock setup time                                         | (2)            | 2.5         |     | 4.5   |     | 6.1  |      | ns  |
| t <sub>H</sub>                                         | Global clock hold time                                          | (2)            | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>FSU</sub> Global clock setup time of fast input |                                                                 |                | 1.0         |     | 1.5   |     | 1.5  |      | ns  |
| t <sub>FH</sub>                                        | Global clock hold time of<br>fast input                         |                | 1.0         |     | 1.0   |     | 1.0  |      | ns  |
| t <sub>FZHSU</sub>                                     | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0         |     | 3.0   |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>                                      | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>                                       | Global clock to output delay                                    | C1 = 35 pF     | 1.0         | 2.8 | 1.0   | 5.7 | 1.0  | 7.5  | ns  |
| t <sub>CH</sub>                                        | Global clock high time                                          |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>                                        | Global clock low time                                           |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>                                       | Array clock setup time                                          | (2)            | 1.2         |     | 2.0   |     | 2.8  |      | ns  |
| t <sub>AH</sub>                                        | Array clock hold time                                           | (2)            | 0.2         |     | 0.7   |     | 0.9  |      | ns  |
| t <sub>ACO1</sub>                                      | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0         | 4.1 | 1.0   | 8.2 | 1.0  | 10.8 | ns  |
| t <sub>ACH</sub>                                       | Array clock high time                                           |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>                                       | Array clock low time                                            |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>                                      | Minimum pulse width for<br>clear and preset                     |                | 1.5         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>cnt</sub>                                       | Minimum global clock<br>period                                  | (2)            |             | 4.1 |       | 7.9 |      | 10.6 | ns  |
| f <sub>CNT</sub>                                       | Maximum internal global<br>clock frequency                      | (2), (3)       | 243.9       |     | 126.6 |     | 94.3 |      | MHz |
| t <sub>acnt</sub>                                      | Minimum array clock<br>period                                   | (2)            |             | 4.1 |       | 7.9 |      | 10.6 | ns  |
| f <sub>acnt</sub>                                      | Maximum internal array clock frequency                          | (2), (3)       | 243.9       |     | 126.6 |     | 94.3 |      | MHz |

| Symbol                                                 | Parameter                                                       | Conditions     | Speed Grade |     |       |     |      |      |     |
|--------------------------------------------------------|-----------------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|
|                                                        |                                                                 |                | -5          |     | -7    |     | -10  |      | 1   |
|                                                        |                                                                 |                | Min         | Max | Min   | Max | Min  | Max  |     |
| t <sub>PD1</sub>                                       | Input to non-registered output                                  | C1 = 35 pF (2) |             | 5.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>PD2</sub>                                       | I/O input to non-registered output                              | C1 = 35 pF (2) |             | 5.0 |       | 7.5 |      | 10.0 | ns  |
| t <sub>SU</sub>                                        | Global clock setup time                                         | (2)            | 3.3         |     | 4.8   |     | 6.6  |      | ns  |
| t <sub>H</sub>                                         | Global clock hold time                                          | (2)            | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>FSU</sub> Global clock setup time of fast input |                                                                 |                | 1.0         |     | 1.5   |     | 1.5  |      | ns  |
| t <sub>FH</sub>                                        | Global clock hold time for<br>fast input                        |                | 1.0         |     | 1.0   |     | 1.0  |      | ns  |
| t <sub>FZHSU</sub>                                     | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.5         |     | 3.0   |     | 3.0  |      | ns  |
| t <sub>FZHH</sub>                                      | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0         |     | 0.0   |     | 0.0  |      | ns  |
| t <sub>CO1</sub>                                       | Global clock to output delay                                    | C1 = 35 pF     | 1.0         | 3.3 | 1.0   | 5.1 | 1.0  | 6.7  | ns  |
| t <sub>CH</sub>                                        | Global clock high time                                          |                | 2.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CL</sub>                                        | Global clock low time                                           |                | 2.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ASU</sub>                                       | Array clock setup time                                          | (2)            | 1.4         |     | 2.0   |     | 2.8  |      | ns  |
| t <sub>AH</sub>                                        | Array clock hold time                                           | (2)            | 0.4         |     | 0.8   |     | 1.0  |      | ns  |
| t <sub>ACO1</sub>                                      | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0         | 5.2 | 1.0   | 7.9 | 1.0  | 10.5 | ns  |
| t <sub>ACH</sub>                                       | Array clock high time                                           |                | 2.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>ACL</sub>                                       | Array clock low time                                            |                | 2.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CPPW</sub>                                      | Minimum pulse width for<br>clear and preset                     |                | 2.0         |     | 3.0   |     | 4.0  |      | ns  |
| t <sub>CNT</sub>                                       | Minimum global clock<br>period                                  | (2)            |             | 5.3 |       | 7.9 |      | 10.6 | ns  |
| f <sub>CNT</sub>                                       | Maximum internal global<br>clock frequency                      | (2), (3)       | 188.7       |     | 126.6 |     | 94.3 |      | MHz |
| t <sub>acnt</sub>                                      | Minimum array clock<br>period                                   | (2)            |             | 5.3 |       | 7.9 |      | 10.6 | ns  |
| f <sub>acnt</sub>                                      | Maximum internal array clock frequency                          | (2), (3)       | 188.7       |     | 126.6 |     | 94.3 |      | MHz |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      |    |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|----|
|                 |                                 | -5          |      | -7  |      | -10 |      | 1  |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |    |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.4  |     | 0.6  |     | 0.8  | ns |
|                 | Input to global clock and clear |             | 0.3  |     | 0.5  |     | 0.6  | ns |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.6  |     | 0.9  |     | 1.2  | ns |
|                 | Input to global clock and clear |             | 0.6  |     | 0.9  |     | 1.2  | ns |
|                 | Input to fast input register    |             | 0.5  |     | 0.8  |     | 1.0  | ns |
|                 | All outputs                     |             | 1.3  |     | 2.0  |     | 2.6  | ns |
| SSTL-2 Class I  | Input to PIA                    |             | 1.5  |     | 2.3  |     | 3.0  | ns |
|                 | Input to global clock and clear |             | 1.3  |     | 2.0  |     | 2.6  | ns |
|                 | Input to fast input register    |             | 1.1  |     | 1.7  |     | 2.2  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| SSTL-2 Class II | Input to PIA                    |             | 1.5  |     | 2.3  |     | 3.0  | ns |
|                 | Input to global clock and clear |             | 1.3  |     | 2.0  |     | 2.6  | ns |
|                 | Input to fast input register    |             | 1.1  |     | 1.7  |     | 2.2  | ns |
|                 | All outputs                     |             | -0.1 |     | -0.2 |     | -0.2 | ns |
| SSTL-3 Class I  | Input to PIA                    |             | 1.4  |     | 2.1  |     | 2.8  | ns |
|                 | Input to global clock and clear |             | 1.1  |     | 1.7  |     | 2.2  | ns |
|                 | Input to fast input register    |             | 1.0  |     | 1.5  |     | 2.0  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| SSTL-3 Class II | Input to PIA                    |             | 1.4  |     | 2.1  |     | 2.8  | ns |
|                 | Input to global clock and clear |             | 1.1  |     | 1.7  |     | 2.2  | ns |
|                 | Input to fast input register    |             | 1.0  |     | 1.5  |     | 2.0  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |
| GTL+            | Input to PIA                    |             | 1.8  |     | 2.7  |     | 3.6  | ns |
|                 | Input to global clock and clear |             | 1.8  |     | 2.7  |     | 3.6  | ns |
|                 | Input to fast input register    |             | 1.7  |     | 2.6  |     | 3.4  | ns |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns |



Figure 19. I<sub>CC</sub> vs. Frequency for EPM7512B Devices

#### Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram

