Welcome to E-XFL.COM Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u> Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 10 ns | | Voltage Supply - Internal | 2.375V ~ 2.625V | | Number of Logic Elements/Blocks | 16 | | Number of Macrocells | 256 | | Number of Gates | 5000 | | Number of I/O | 141 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 169-LFBGA | | Supplier Device Package | 169-UBGA (11x11) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7256buc169-10n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, and ByteBlasterMV™ parallel port download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf)-capable incircuit tester # General Description MAX 7000B devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz. See Table 2. | Table 2. MAX 70 | 00B Speed Gr | <b>rades</b> No | ote (1) | | | | | | | |-----------------|--------------|-----------------|----------|----------|----------|--|--|--|--| | Device | | Speed Grade | | | | | | | | | | -3 | -4 | -5 | -7 | -10 | | | | | | EPM7032B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7064B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7128B | | <b>✓</b> | | <b>✓</b> | ✓ | | | | | | EPM7256B | | | <b>✓</b> | <b>✓</b> | ✓ | | | | | | EPM7512B | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | #### Notes: Contact Altera Marketing for up-to-date information on available device speed grades. The MAX 7000B architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000B devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, 0.8-mm Ultra FineLine BGA, PQFP, TQFP, and TQFP packages. See Table 3. | Table 3. MAX | 7000B | Maximu | m User i | I/O Pins | Note ( | (1) | | | | | | |--------------|----------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------| | Device | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) | | EPM7032B | 36 | 36 | 36 | 36 | | | | | | | | | EPM7064B | 36 | 36 | 40 | 41 | 68 | 68 | | | | | | | EPM7128B | | | | 41 | 84 | 84 | 100 | 100 | | | 100 | | EPM7256B | | | | | 84 | | 120 | 141 | 164 | | 164 | | EPM7512B | | | | | | | 120 | 141 | 176 | 212 | 212 | #### Notes: - When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins. - (2) Contact Altera for up-to-date information on available device package options. - (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. - (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details. MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times. MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell. MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems. MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description The MAX 7000B architecture includes the following elements: - LABs - Macrocells - Expander product terms (shareable and parallel) - PIA - I/O control blocks The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices. ### **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000B architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. ### Shareable Expanders Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells. Figure 3. MAX 7000B Shareable Expanders Shareable expanders can be shared by any or all macrocells in an LAB. Altera Corporation 9 16 Shared Expanders 36 Signals from PIA Figure 4. MAX 7000B Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. ## **Programmable Interconnect Array** Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB. # In-System Programmability (ISP) MAX 7000B devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k³4. MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed. ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm. The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors. For more information on using the Jam language, see *Application Note 88* (*Using the Jam Language for ISP & ICR via an Embedded Processor*) and *Application Note 122* (*Using STAPL for ISP & ICR via an Embedded Processor*). The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. ### Programming a Single MAX 7000B Device The time required to program a single MAX 7000B device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG} = \text{Programming time}$ $t_{PPULSE} = \text{Sum of the fixed times to erase, program, and}$ verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000B device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices. | Table 7. MAX 7000B Boundary-Sca | n Register Length | |---------------------------------|-------------------------------| | Device | Boundary-Scan Register Length | | EPM7032B | 96 | | EPM7064B | 192 | | EPM7128B | 288 | | EPM7256B | 480 | | EPM7512B | 624 | | Table 8. 32-1 | Table 8. 32-Bit MAX 7000B Device IDCODENote (1) | | | | | | | | | | | | |---------------|-------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | | | | EPM7032B | 0010 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | | | | EPM7064B | 0010 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | | | | EPM7128B | 0010 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | | | | EPM7256B | 0010 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | | | | EPM7512B | 0010 | 0111 0101 0001 0010 | 00001101110 | 1 | | | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG boundary-scan testing. Figure 8 shows the timing information for the JTAG signals. # Power Sequencing & Hot-Socketing Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power planes can be powered in any order. Signals can be driven into MAX 7000B devices before and during power-up (and power-down) without damaging the device. Additionally, MAX 7000B devices do not drive out during power-up. Once operating conditions are reached, MAX 7000B devices operate as specified by the user. MAX 7000B device I/O pins will not source or sink more than 300 $\mu$ A of DC current during power-up. All pins can be driven up to 4.1 V during hot-socketing. # **Design Security** All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. ## **Generic Testing** MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow. | I/O Standard | Parameter | | | Speed | Grade | | | Unit | |-----------------|---------------------------------|-----|------|-------|-------|-----|------------|------| | | | -3 | 3.5 | -5 | i.0 | -7 | <b>'.5</b> | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to (PIA) | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to global clock and clear | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.4 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.4 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.5 | | 0.8 | | 1.1 | ns | | | Input to global clock and clear | | 0.5 | | 0.8 | | 1.1 | ns | | | Input to fast input register | | 0.4 | | 0.5 | | 0.8 | ns | | | All outputs | | 1.2 | | 1.8 | | 2.6 | ns | | SSTL-2 Class I | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.8 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.8 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | -0.1 | | -0.1 | | -0.2 | ns | | SSTL-3 Class I | Input to PIA | | 1.2 | | 1.8 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.2 | | 1.8 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to global clock and clear | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to fast input register | | 1.5 | | 2.1 | | 3.2 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | Table 20. EPM7032B | Selectable I/O Standard Timing | Adder L | Delays | Notes | (1) | | | | |--------------------|---------------------------------|---------|--------|-------|-----------|-----|-----|------| | I/O Standard | Parameter | | | Speed | Grade | | | Unit | | | | -3 | .5 | -5 | -5.0 -7.5 | | | | | | | Min | Max | Min | Max | Min | Max | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | ### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of all LABs. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | |-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|----| | | | | - | 3 | - | 5 | - | 7 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 0.7 | ns | | t <sub>FIN</sub> | Fast input delay | | | 0.9 | | 1.3 | | 2.0 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.0 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.1 | | 3.2 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.6 | | 0.9 | ns | | $t_{LAD}$ | Logic array delay | | | 1.4 | | 2.0 | | 3.1 | ns | | $t_{LAC}$ | Logic control array delay | | | 1.2 | | 1.7 | | 2.6 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.2 | | 1.8 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.8 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 1.6 | | 2.2 | | 3.4 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 6.6 | | 7.2 | | 8.4 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 1.6 | | 2.2 | | 3.4 | ns | | t <sub>SU</sub> | Register setup time | | 0.7 | | 1.1 | | 1.6 | | ns | | $t_H$ | Register hold time | | 0.4 | | 0.5 | | 0.9 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 0.8 | | 1.1 | | ns | | $t_{FH}$ | Register hold time of fast input | | 1.2 | | 1.2 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.5 | | 0.6 | | 0.9 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.2 | | 0.3 | | 0.5 | ns | | t <sub>IC</sub> | Array clock delay | | İ | 1.2 | | 1.8 | | 2.8 | ns | | $t_{EN}$ | Register enable time | | İ | 1.2 | | 1.7 | | 2.6 | ns | | $t_{GLOB}$ | Global control delay | | İ | 0.7 | | 1.1 | | 1.6 | ns | | $t_{PRE}$ | Register preset time | | | 1.0 | | 1.3 | | 1.9 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.3 | | 1.9 | ns | | $t_{PIA}$ | PIA delay | (2) | | 0.7 | | 1.0 | | 1.4 | ns | | $t_{LPA}$ | Low-power adder | (4) | | 1.5 | | 2.1 | | 3.2 | ns | | I/O Standard | Parameter | | | Speed | Grade | | | Unit | |-----------------|---------------------------------|-----|------|-------|-------|-----|------|------| | | | - | 3 | - | ·5 | - | 7 | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to global clock and clear | | 0.3 | | 0.4 | | 0.6 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.4 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.4 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.5 | | 0.7 | | 1.1 | ns | | | Input to global clock and clear | | 0.5 | | 0.7 | | 1.1 | ns | | | Input to fast input register | | 0.4 | | 0.6 | | 0.9 | ns | | | All outputs | | 1.2 | | 1.7 | | 2.6 | ns | | SSTL-2 Class I | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.3 | | 1.9 | | 2.8 | ns | | | Input to global clock and clear | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to fast input register | | 0.9 | | 1.3 | | 1.9 | ns | | | All outputs | | -0.1 | | -0.1 | | -0.2 | ns | | SSTL-3 Class I | Input to PIA | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.2 | | 1.7 | | 2.6 | ns | | | Input to global clock and clear | | 0.9 | | 1.3 | | 1.9 | ns | | | Input to fast input register | | 0.8 | | 1.1 | | 1.7 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to global clock and clear | | 1.6 | | 2.3 | | 3.4 | ns | | | Input to fast input register | | 1.5 | | 2.1 | | 3.2 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | |--------------------|-----------------------------------------------------------|----------------|-------------|-----|-------|-----|------|------|-----|--| | | | | - | 4 | | 7 | | 10 | Ē | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 4.0 | | 7.5 | | 10.0 | ns | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 4.0 | | 7.5 | | 10.0 | ns | | | t <sub>SU</sub> | Global clock setup time | (2) | 2.5 | | 4.5 | | 6.1 | | ns | | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 1.0 | | 1.5 | | 1.5 | | ns | | | t <sub>FH</sub> | Global clock hold time of fast input | | 1.0 | | 1.0 | | 1.0 | | ns | | | <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time | | 2.0 | | 3.0 | | 3.0 | | ns | | | t <sub>FZHH</sub> | Global clock hold time of fast input with zero hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 2.8 | 1.0 | 5.7 | 1.0 | 7.5 | ns | | | t <sub>CH</sub> | Global clock high time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CL</sub> | Global clock low time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.2 | | 2.0 | | 2.8 | | ns | | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.7 | | 0.9 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 4.1 | 1.0 | 8.2 | 1.0 | 10.8 | ns | | | t <sub>ACH</sub> | Array clock high time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | | 1.5 | | 3.0 | | 4.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 4.1 | | 7.9 | | 10.6 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (3) | 243.9 | | 126.6 | | 94.3 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 4.1 | | 7.9 | | 10.6 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (3) | 243.9 | | 126.6 | | 94.3 | | MHz | | | Table 26. EPM7128 | BB Selectable I/O Standard Timing | Adder L | Delays | (Part 1 | of 2) | Note (1) | ) | | |-------------------|-----------------------------------|-------------|--------|---------|-------|----------|------|----| | I/O Standard | Parameter | Speed Grade | | | | | | | | | | - | 4 | - | 7 | | 10 | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.3 | | 0.6 | | 0.8 | ns | | | Input to global clock and clear | | 0.3 | | 0.6 | | 0.8 | ns | | | Input to fast input register | | 0.2 | | 0.4 | | 0.5 | ns | | | All outputs | | 0.2 | | 0.4 | | 0.5 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.5 | | 0.9 | | 1.3 | ns | | | Input to global clock and clear | | 0.5 | | 0.9 | | 1.3 | ns | | | Input to fast input register | | 0.4 | | 0.8 | | 1.0 | ns | | | All outputs | | 1.2 | | 2.3 | | 3.0 | ns | | SSTL-2 Class I | Input to PIA | | 1.4 | | 2.6 | | 3.5 | ns | | | Input to global clock and clear | | 1.2 | | 2.3 | | 3.0 | ns | | | Input to fast input register | | 1.0 | | 1.9 | | 2.5 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.4 | | 2.6 | | 3.5 | ns | | | Input to global clock and clear | | 1.2 | | 2.3 | | 3.0 | ns | | | Input to fast input register | | 1.0 | | 1.9 | | 2.5 | ns | | | All outputs | | -0.1 | | -0.2 | | -0.3 | ns | | SSTL-3 Class I | Input to PIA | | 1.3 | | 2.4 | | 3.3 | ns | | | Input to global clock and clear | | 1.0 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 0.9 | | 1.7 | | 2.3 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.3 | | 2.4 | | 3.3 | ns | | | Input to global clock and clear | | 1.0 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 0.9 | | 1.7 | | 2.3 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.7 | | 3.2 | | 4.3 | ns | | | Input to global clock and clear | | 1.7 | | 3.2 | | 4.3 | ns | | | Input to fast input register | | 1.6 | | 3.0 | | 4.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | I/O Standard | Parameter | | | Speed | Grade | | | Unit | |-----------------|---------------------------------|-----|------|-------|-------|-----|------|------| | | | - | 5 | - | 7 | | 10 | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.4 | | 0.6 | | 0.8 | ns | | | Input to global clock and clear | | 0.3 | | 0.5 | | 0.6 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.4 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.4 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.6 | | 0.9 | | 1.2 | ns | | | Input to global clock and clear | | 0.6 | | 0.9 | | 1.2 | ns | | | Input to fast input register | | 0.5 | | 0.8 | | 1.0 | ns | | | All outputs | | 1.3 | | 2.0 | | 2.6 | ns | | SSTL-2 Class I | Input to PIA | | 1.5 | | 2.3 | | 3.0 | ns | | | Input to global clock and clear | | 1.3 | | 2.0 | | 2.6 | ns | | | Input to fast input register | | 1.1 | | 1.7 | | 2.2 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.5 | | 2.3 | | 3.0 | ns | | | Input to global clock and clear | | 1.3 | | 2.0 | | 2.6 | ns | | | Input to fast input register | | 1.1 | | 1.7 | | 2.2 | ns | | | All outputs | | -0.1 | | -0.2 | | -0.2 | ns | | SSTL-3 Class I | Input to PIA | | 1.4 | | 2.1 | | 2.8 | ns | | | Input to global clock and clear | | 1.1 | | 1.7 | | 2.2 | ns | | | Input to fast input register | | 1.0 | | 1.5 | | 2.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.4 | | 2.1 | | 2.8 | ns | | | Input to global clock and clear | | 1.1 | | 1.7 | | 2.2 | ns | | | Input to fast input register | | 1.0 | | 1.5 | | 2.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.8 | | 2.7 | | 3.6 | ns | | | Input to global clock and clear | | 1.8 | | 2.7 | | 3.6 | ns | | | Input to fast input register | | 1.7 | | 2.6 | | 3.4 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | Table 29. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | | | |---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|----|--|--| | I/O Standard | Parameter | Speed Grade | | | | | | | | | | | | -5 | | -7 | | -10 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | | ### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | |-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|------|----| | | | | -5 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.3 | | 0.5 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.2 | | 3.2 | | 4.0 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.5 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.1 | | 2.7 | ns | | t <sub>PEXP</sub> | Parallel expander delay | _ | | 0.4 | | 0.5 | | 0.7 | ns | | $t_{LAD}$ | Logic array delay | | | 1.7 | | 2.3 | | 3.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.2 | | 1.6 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.2 | | 6.6 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 2.8 | | 3.8 | | 5.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 7.8 | | 8.8 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 2.8 | | 3.8 | | 5.0 | ns | | $t_{SU}$ | Register setup time | | 1.5 | | 2.0 | | 2.6 | | ns | | t <sub>H</sub> | Register hold time | | 0.4 | | 0.5 | | 0.7 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 1.1 | | 1.1 | | ns | | $t_{FH}$ | Register hold time of fast input | | 1.2 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.5 | | 0.7 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.8 | | 2.4 | | 3.1 | ns | | $t_{EN}$ | Register enable time | | | 1.5 | | 2.0 | | 2.6 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 2.8 | | 3.6 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.4 | | 1.9 | ns | | $t_{CLR}$ | Register clear time | | | 1.0 | | 1.4 | | 1.9 | ns | | t <sub>PIA</sub> | PIA delay | (2) | | 2.4 | | 3.4 | | 4.5 | ns | | $t_{LPA}$ | Low-power adder | (4) | | 2.0 | | 2.7 | | 3.6 | ns | | I/O Standard | Parameter | Speed Grade | | | | | | | |-----------------|---------------------------------|-------------|------|-----|------|-----|------|----| | | | -5 | | -7 | | -10 | | | | | | Min | Max | Min | Max | Min | Max | 1 | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.4 | | 0.5 | | 0.7 | ns | | | Input to global clock and clear | | 0.3 | | 0.4 | | 0.5 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.3 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.3 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.7 | | 1.0 | | 1.3 | ns | | | Input to global clock and clear | | 0.6 | | 0.8 | | 1.0 | ns | | | Input to fast input register | | 0.5 | | 0.6 | | 0.8 | ns | | | All outputs | | 1.3 | | 1.8 | | 2.3 | ns | | SSTL-2 Class I | Input to PIA | | 1.5 | | 2.0 | | 2.7 | ns | | | Input to global clock and clear | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 1.1 | | 1.5 | | 2.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-2 Class II | Input to PIA | | 1.5 | | 2.0 | | 2.7 | ns | | | Input to global clock and clear | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 1.1 | | 1.5 | | 2.0 | ns | | | All outputs | | -0.1 | | -0.1 | | -0.2 | ns | | SSTL-3 Class I | Input to PIA | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to global clock and clear | | 1.2 | | 1.6 | | 2.2 | ns | | | Input to fast input register | | 1.0 | | 1.4 | | 1.8 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to global clock and clear | | 1.2 | | 1.6 | | 2.2 | ns | | | Input to fast input register | | 1.0 | | 1.4 | | 1.8 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.8 | | 2.5 | | 3.3 | ns | | | Input to global clock and clear | | 1.9 | | 2.6 | | 3.5 | ns | | | Input to fast input register | | 1.8 | | 2.5 | | 3.3 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | Figure 27. 208-Pin PQFP Package Pin-Out Diagram Package outline not drawn to scale.