Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 5.5 ns | | Voltage Supply - Internal | 2.375V ~ 2.625V | | Number of Logic Elements/Blocks | 32 | | Number of Macrocells | 512 | | Number of Gates | 10000 | | Number of I/O | 212 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 256-LBGA | | Supplier Device Package | 256-BGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7512bbc256-5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest - Programming support with Altera's Master Programming Unit (MPU), MasterBlaster™ serial/universal serial bus (USB) communications cable, and ByteBlasterMV™ parallel port download cable, as well as programming hardware from third-party manufacturers and any Jam™ STAPL File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf)-capable incircuit tester ## General Description MAX 7000B devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz. See Table 2. | Table 2. MAX 7000B Speed Grades Note (1) | | | | | | | | | | |--------------------------------------------|----------|-----------------|----------|----------|----------|--|--|--|--| | Device | | Speed Grade | | | | | | | | | | -3 | -3 -4 -5 -7 -10 | | | | | | | | | EPM7032B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7064B | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | EPM7128B | | <b>✓</b> | | <b>✓</b> | ✓ | | | | | | EPM7256B | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | EPM7512B | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | #### Notes: Contact Altera Marketing for up-to-date information on available device speed grades. The MAX 7000B architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000B devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, 0.8-mm Ultra FineLine BGA, PQFP, TQFP, and TQFP packages. See Table 3. MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems. MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description The MAX 7000B architecture includes the following elements: - LABs - Macrocells - Expander product terms (shareable and parallel) - PIA - I/O control blocks The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices. ### **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000B architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. ### Shareable Expanders Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells. Figure 3. MAX 7000B Shareable Expanders Shareable expanders can be shared by any or all macrocells in an LAB. Altera Corporation 9 16 Shared Expanders 36 Signals from PIA ### Parallel Expanders Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB. The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 6. I/O Control Block of MAX 7000B Devices ### Note: (1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. ## SameFrame Pin-Outs MAX 7000B devices support the SameFrame pin-out feature for FineLine BGA and 0.8-mm Ultra FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA and 0.8-mm Ultra FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. FineLine BGA packages are compatible with other FineLine BGA packages, and 0.8-mm Ultra FineLine BGA packages are compatible with other 0.8-mm Ultra FineLine BGA packages. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7064B device in a 100-pin FineLine BGA package to an EPM7512B device in a 256-pin FineLine BGA package. The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to layout a board to take advantage of this migration (see Figure 7). Figure 7. SameFrame Pin-Out Example By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. ### Programming a Single MAX 7000B Device The time required to program a single MAX 7000B device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG} = \text{Programming time}$ $t_{PPULSE} = \text{Sum of the fixed times to erase, program, and}$ verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000B device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device # Programming with External Hardware MAX 7000B devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device. For more information, see the Altera Programming Hardware Data Sheet. The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation. Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*. ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. | Table 6. MAX 7000B | JTAG Instructions | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG Instruction | Description | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins. | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation. | | CLAMP | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins. | | IDCODE | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO. | | USERCODE | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO. | | ISP Instructions | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. | MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported. Figure 9 shows the arrangement of the MAX 7000B I/O banks. Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards Table 11 shows which macrocells have pins in each I/O bank. | Table 11. Macrocell Pins Contained in Each I/O Bank | | | | | | | | |-----------------------------------------------------|----------------------|------------------|--|--|--|--|--| | Device | Device Bank 1 Bank 2 | | | | | | | | EPM7032B | 1-16 | 17-32 | | | | | | | EPM7064B | 1-32 | 33-64 | | | | | | | EPM7128B | 1-64 | 65-128 | | | | | | | EPM7256B | 1-128, 177-181 | 129-176, 182-256 | | | | | | | EPM7512B | 1-265 | 266-512 | | | | | | Each MAX 7000B device has two VREF pins. Each can be set to a separate $V_{REF}$ level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins. Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode. Figure 10 shows a block diagram of the bus-hold circuit. Figure 10. Bus-Hold Circuit ### PCI Compatibility MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 13 shows the MAX 7000B device speed grades that meet the PCI timing specifications. | Table 13. MAX 70<br>Specifications | Table 13. MAX 7000B Device Speed Grades that Meet PCI Timing Specifications | | | | | | | |------------------------------------|-----------------------------------------------------------------------------|------------|--|--|--|--|--| | Device | Specif | ication | | | | | | | | 33-MHz PCI | 66-MHz PCI | | | | | | | EPM7032B | All speed grades | -3 | | | | | | | EPM7064B | All speed grades | -3 | | | | | | | EPM7128B | All speed grades | -4 | | | | | | | EPM7256B | All speed grades | -5 (1) | | | | | | | EPM7512B | All speed grades | -5 (1) | | | | | | ### Note: (1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications. Figure 12 shows the typical output drive characteristics of MAX 7000B devices. Figure 12. Output Drive Characteristics of MAX 7000B Devices | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | |--------------------|-----------------------------------------------------------|----------------|-------------|-------|-------|-----|-------|-----|-----|--|--| | | | | | -3 -5 | | | -3 -5 | | -7 | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 3.5 | | 5.0 | | 7.5 | ns | | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 3.5 | | 5.0 | | 7.5 | ns | | | | t <sub>SU</sub> | Global clock setup time | (2) | 2.1 | | 3.0 | | 4.5 | | ns | | | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 1.0 | | 1.0 | | 1.5 | | ns | | | | t <sub>FH</sub> | Global clock hold time of fast input | | 1.0 | | 1.0 | | 1.0 | | ns | | | | <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time | | 2.0 | | 2.5 | | 3.0 | | ns | | | | t <sub>FZHH</sub> | Global clock hold time of fast input with zero hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 2.4 | 1.0 | 3.4 | 1.0 | 5.0 | ns | | | | t <sub>CH</sub> | Global clock high time | | 1.5 | | 2.0 | | 3.0 | | ns | | | | t <sub>CL</sub> | Global clock low time | | 1.5 | | 2.0 | | 3.0 | | ns | | | | t <sub>ASU</sub> | Array clock setup time | (2) | 0.9 | | 1.3 | | 1.9 | | ns | | | | t <sub>AH</sub> | Array clock hold time | (2) | 0.2 | | 0.3 | | 0.6 | | ns | | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 3.6 | 1.0 | 5.1 | 1.0 | 7.6 | ns | | | | t <sub>ACH</sub> | Array clock high time | | 1.5 | | 2.0 | | 3.0 | | ns | | | | t <sub>ACL</sub> | Array clock low time | | 1.5 | | 2.0 | | 3.0 | | ns | | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | | 1.5 | | 2.0 | | 3.0 | | ns | | | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 3.3 | | 4.7 | | 7.0 | ns | | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (3) | 303.0 | | 212.8 | | 142.9 | | MHz | | | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 3.3 | | 4.7 | | 7.0 | ns | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (3) | 303.0 | | 212.8 | | 142.9 | | MHz | | | | Table 26. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) | | | | | | | | | |---------------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|------| | I/O Standard | Parameter | Speed Grade | | | | | | Unit | | | | - | 4 | - | 7 | -1 | 10 | | | | | Min | Max | Min | Max | Min | Max | | | PCI | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | ### Notes to tables: - (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms. - (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (4) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{CPPW}$ , $t_{EN}$ , and $t_{SEXP}$ parameters for macrocells running in low-power mode. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | |--------------------|-----------------------------------------------------------|----------------|-------------|-------|-------|-----|-------|------|-----|-----|--| | | | | - | -5 -7 | | | -5 -7 | | | -10 | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF (2) | | 5.0 | | 7.5 | | 10.0 | ns | | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF (2) | | 5.0 | | 7.5 | | 10.0 | ns | | | | t <sub>SU</sub> | Global clock setup time | (2) | 3.3 | | 4.8 | | 6.6 | | ns | | | | t <sub>H</sub> | Global clock hold time | (2) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 1.0 | | 1.5 | | 1.5 | | ns | | | | t <sub>FH</sub> | Global clock hold time for fast input | | 1.0 | | 1.0 | | 1.0 | | ns | | | | t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time | | 2.5 | | 3.0 | | 3.0 | | ns | | | | t <sub>FZHH</sub> | Global clock hold time of fast input with zero hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | 1.0 | 3.3 | 1.0 | 5.1 | 1.0 | 6.7 | ns | | | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | | | t <sub>ASU</sub> | Array clock setup time | (2) | 1.4 | | 2.0 | | 2.8 | | ns | | | | t <sub>AH</sub> | Array clock hold time | (2) | 0.4 | | 0.8 | | 1.0 | | ns | | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF (2) | 1.0 | 5.2 | 1.0 | 7.9 | 1.0 | 10.5 | ns | | | | t <sub>ACH</sub> | Array clock high time | | 2.0 | | 3.0 | | 4.0 | | ns | | | | t <sub>ACL</sub> | Array clock low time | | 2.0 | | 3.0 | | 4.0 | | ns | | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | | 2.0 | | 3.0 | | 4.0 | | ns | | | | t <sub>CNT</sub> | Minimum global clock period | (2) | | 5.3 | | 7.9 | | 10.6 | ns | | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (2), (3) | 188.7 | | 126.6 | | 94.3 | | MHz | | | | t <sub>ACNT</sub> | Minimum array clock period | (2) | | 5.3 | | 7.9 | | 10.6 | ns | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (2), (3) | 188.7 | | 126.6 | | 94.3 | | MHz | | | | Symbol | Parameter | Conditions | Speed Grade | | | | | | Unit | |-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------| | | | | -5 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.4 | | 0.6 | | 0.8 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>FIN</sub> | Fast input delay | | | 1.5 | | 2.5 | | 3.1 | ns | | t <sub>FIND</sub> | Programmable delay adder for fast input | | | 1.5 | | 1.5 | | 1.5 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 1.5 | | 2.3 | | 3.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.4 | | 0.6 | | 0.8 | ns | | $t_{LAD}$ | Logic array delay | | | 1.7 | | 2.5 | | 3.3 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 1.5 | | 2.2 | | 2.9 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 0.9 | | 1.4 | | 1.9 | ns | | t <sub>OD3</sub> | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 5.9 | | 6.4 | | 6.9 | ns | | t <sub>ZX1</sub> | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF | | 2.2 | | 3.3 | | 4.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF | | 7.2 | | 8.3 | | 9.5 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 2.2 | | 3.3 | | 4.5 | ns | | $t_{SU}$ | Register setup time | | 1.2 | | 1.8 | | 2.5 | | ns | | $t_H$ | Register hold time | | 0.6 | | 1.0 | | 1.3 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 0.8 | | 1.1 | | 1.1 | | ns | | $t_{FH}$ | Register hold time of fast input | | 1.2 | | 1.4 | | 1.4 | | ns | | $t_{RD}$ | Register delay | | | 0.7 | | 1.0 | | 1.3 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>IC</sub> | Array clock delay | | | 1.5 | | 2.3 | | 3.0 | ns | | $t_{EN}$ | Register enable time | | | 1.5 | | 2.2 | | 2.9 | ns | | $t_{GLOB}$ | Global control delay | | | 1.3 | | 2.1 | | 2.7 | ns | | t <sub>PRE</sub> | Register preset time | | | 1.0 | | 1.6 | | 2.1 | ns | | t <sub>CLR</sub> | Register clear time | | | 1.0 | | 1.6 | | 2.1 | ns | | $t_{PIA}$ | PIA delay | (2) | | 1.7 | | 2.6 | | 3.3 | ns | | t <sub>LPA</sub> | Low-power adder | (4) | | 2.0 | | 3.0 | | 4.0 | ns | | I/O Standard | Parameter | Speed Grade | | | | | | Unit | |-----------------|---------------------------------|-------------|------|-----|------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | -5 | | - | 7 | -1 | -10 | | | | | Min | Max | Min | Max | Min | Max | | | 3.3 V TTL/CMOS | Input to PIA | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to global clock and clear | | 0.0 | | 0.0 | | 0.0 | ns | | | Input to fast input register | | 0.0 | | 0.0 | | 0.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | 2.5 V TTL/CMOS | Input to PIA | | 0.4 | | 0.5 | | 0.7 | ns | | | Input to global clock and clear | | 0.3 | | 0.4 | | 0.5 | ns | | | Input to fast input register | | 0.2 | | 0.3 | | 0.3 | ns | | | All outputs | | 0.2 | | 0.3 | | 0.3 | ns | | 1.8 V TTL/CMOS | Input to PIA | | 0.7 | | 1.0 | | 1.3 | ns | | | Input to global clock and clear | | 0.6 | | 0.8 | | 1.0 | ns | | | Input to fast input register | | 0.5 | | 0.6 | | 0.8 | ns | | | All outputs | | 1.3 | | 1.8 | | 2.3 | ns | | SSTL-2 Class I | Input to PIA | | 1.5 | | 2.0 | | 2.7 | ns | | | Input to global clock and clear | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 1.1 | | 1.5 | | 2.0 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.7<br>0.5<br>0.3<br>0.3<br>1.3<br>1.0<br>0.8<br>2.3<br>2.7<br>2.5 | ns | | SSTL-2 Class II | Input to PIA | | 1.5 | | 2.0 | | 2.7 | ns | | | Input to global clock and clear | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to fast input register | | 1.1 | | 1.5 | | 2.0 | ns | | | All outputs | | -0.1 | | -0.1 | Min Max 0.0 0.0 0.0 0.0 0.7 0.5 0.3 1.3 1.0 0.8 2.3 2.7 2.5 2.0 0.0 2.7 2.5 2.0 -0.2 2.5 2.2 1.8 0.0 2.5 2.2 | ns | | | SSTL-3 Class I | Input to PIA | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to global clock and clear | | 1.2 | | 1.6 | | Max 0.0 0.0 0.0 0.7 0.5 0.3 1.3 1.0 0.8 2.3 2.7 2.5 2.0 0.0 2.7 2.5 2.0 -0.2 2.5 2.2 1.8 0.0 3.3 3.5 3.3 | ns | | | Input to fast input register | | 1.0 | | 1.4 | | 1.8 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | SSTL-3 Class II | Input to PIA | | 1.4 | | 1.9 | | 2.5 | ns | | | Input to global clock and clear | | 1.2 | | 1.6 | | 2.2 | ns | | | Input to fast input register | | 1.0 | | 1.4 | | 1.8 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | | GTL+ | Input to PIA | | 1.8 | | 2.5 | | 3.3 | ns | | | Input to global clock and clear | | 1.9 | İ | 2.6 | | 3.5 | ns | | | Input to fast input register | | 1.8 | | 2.5 | | 3.3 | ns | | | All outputs | | 0.0 | | 0.0 | | 0.0 | ns | ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices. Figure 20. 44-Pin PLCC/TQFP Package Pin-Out Diagram Package outlines not drawn to scale. Figure 23. 100-Pin TQFP Package Pin-Out Diagram Package outline not drawn to scale. Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram Figure 27. 208-Pin PQFP Package Pin-Out Diagram Package outline not drawn to scale. Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram Package outline not drawn to scale. ## Revision History The information contained in the MAX 7000B Programmable Logic Device Family Data Sheet version 3.5 supersedes information published in previous versions. ### Version 3.5 The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.5: Updated Figure 28. ### Version 3.4 The following changes were made to the MAX 7000B Programmable Logic Device Family Data Sheet version 3.4: ■ Updated text in the "Power Sequencing & Hot-Socketing" section.