# E·XFL

## Intel - EPM7512BQC208-7 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

#### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                            |
| Number of Logic Elements/Blocks | 32                                                         |
| Number of Macrocells            | 512                                                        |
| Number of Gates                 | 10000                                                      |
| Number of I/O                   | 176                                                        |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 208-BFQFP                                                  |
| Supplier Device Package         | 208-PQFP (28x28)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7512bqc208-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Macrocells

The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell.



Figure 2. MAX 7000B Macrocell

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

### Figure 4. MAX 7000B Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

## **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.



Figure 5. MAX 7000B PIA Routing

While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and path-dependent, the MAX 7000B PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 7000B devices. The I/O control block has six or ten global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 7 and 8 show the boundary-scan register length and device IDCODE information for MAX 7000B devices.

| Table 7. MAX 7000B Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |  |
| EPM7032B                                         | 96                            |  |  |  |  |  |  |  |
| EPM7064B                                         | 192                           |  |  |  |  |  |  |  |
| EPM7128B                                         | 288                           |  |  |  |  |  |  |  |
| EPM7256B                                         | 480                           |  |  |  |  |  |  |  |
| EPM7512B                                         | 624                           |  |  |  |  |  |  |  |

| Table 8. 32-Bit MAX 7000B Device IDCODE     Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                               |                     | IDCODE (32 Bits)      |                                      |                         |  |  |  |  |  |
|                                                      | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032B                                             | 0010                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064B                                             | 0010                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128B                                             | 0010                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256B                                             | 0010                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7512B                                             | 0010                | 0111 0101 0001 0010   | 00001101110                          | 1                       |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

See *Application Note* 39 (IEEE 1149.1 (JTAG) *Boundary-Scan Testing in Altera Devices*) for more information on JTAG boundary-scan testing.

Figure 8 shows the timing information for the JTAG signals.



Figure 8. MAX 7000B JTAG Waveforms

Table 9 shows the JTAG timing parameters and values for MAX 7000B devices.

| <b>Table 9</b><br>Note (1) | . JTAG Timing Parameters & Values for MAX 70   | 00B Devi | ices |      |
|----------------------------|------------------------------------------------|----------|------|------|
| Symbol                     | Parameter                                      | Min      | Max  | Unit |
| t <sub>JCP</sub>           | TCK clock period                               | 100      |      | ns   |
| t <sub>JCH</sub>           | TCK clock high time                            | 50       |      | ns   |
| t <sub>JCL</sub>           | TCK clock low time                             | 50       |      | ns   |
| t <sub>JPSU</sub>          | JTAG port setup time                           | 20       |      | ns   |
| t <sub>JPH</sub>           | JTAG port hold time                            | 45       |      | ns   |
| t <sub>JPCO</sub>          | JTAG port clock to output                      |          | 25   | ns   |
| t <sub>JPZX</sub>          | JTAG port high impedance to valid output       |          | 25   | ns   |
| t <sub>JPXZ</sub>          | JTAG port valid output to high impedance       |          | 25   | ns   |
| t <sub>JSSU</sub>          | Capture register setup time                    | 20       |      | ns   |
| t <sub>JSH</sub>           | Capture register hold time                     | 45       |      | ns   |
| t <sub>JSCO</sub>          | Update register clock to output                |          | 25   | ns   |
| t <sub>JSZX</sub>          | Update register high impedance to valid output |          | 25   | ns   |
| t <sub>JSXZ</sub>          | Update register valid output to high impedance |          | 25   | ns   |

Note:

(1) Timing parameters in this table apply to all  $V_{CCIO}$  levels.

## Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k<sup>3</sup>/<sub>4</sub>) weakly holds the output to  $V_{CCIO}$  level.

## Bus Hold

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately 8.5 k<sup>3</sup>/<sub>4</sub>. Table 12 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 12. Bus Hold Parameters    |                                         |     |      |     |      |       |      |    |  |
|----------------------------------|-----------------------------------------|-----|------|-----|------|-------|------|----|--|
| Parameter Conditions VCCIO Level |                                         |     |      |     |      | Units |      |    |  |
|                                  |                                         | 1.8 | 8 V  | 2.  | 5 V  | 3.3   | 3 V  |    |  |
|                                  |                                         | Min | Max  | Min | Max  | Min   | Max  |    |  |
| Low sustaining current           | $V_{IN} > V_{IL} (max)$                 | 30  |      | 50  |      | 70    |      | μA |  |
| High sustaining current          | V <sub>IN</sub> < V <sub>IH</sub> (min) | -30 |      | -50 |      | -70   |      | μΑ |  |
| Low overdrive current            | $0 V < V_{IN} < V_{CCIO}$               |     | 200  |     | 300  |       | 500  | μA |  |
| High overdrive current           | $0 V < V_{IN} < V_{CCIO}$               |     | -295 |     | -435 |       | -680 | μΑ |  |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{\rm CCIO}$ and $\rm V_{\rm CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                           |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000B devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000B devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000B devices operate as specified by the<br>user.                                                                                                                                                                           |
|                                        | MAX 7000B device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 4.1 V during hot-socketing.                                                                                                                                                                                                                                                                                                           |
| Design Security                        | All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow.                                                                                                                           |

| Table 1            | 5. MAX 7000B Device Recomm                          | ended Operating Conditions |       |                   |      |
|--------------------|-----------------------------------------------------|----------------------------|-------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                 | Min   | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                       | 2.375 | 2.625             | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation  |                            | 3.0   | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5-V operation  |                            | 2.375 | 2.625             | V    |
|                    | Supply voltage for output drivers, 1.8-V operation  |                            | 1.71  | 1.89              | V    |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming      |                            | 2.375 | 2.625             | V    |
| VI                 | Input voltage                                       | (3)                        | -0.5  | 3.9               | V    |
| Vo                 | Output voltage                                      |                            | 0     | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use         | 0     | 70                | °C   |
|                    |                                                     | For industrial use (11)    | -40   | 85                | °C   |
| TJ                 | Junction temperature                                | For commercial use         | 0     | 90                | °C   |
|                    |                                                     | For industrial use (11)    | -40   | 105               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                            |       | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                            |       | 40                | ns   |

| Table 1          | Table 17. MAX 7000B Device Capacitance Note (9) |                                     |     |     |      |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|
| Symbol           | Parameter                                       | Conditions                          | Min | Max | Unit |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 8   | pF   |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is  $\pm 300 \,\mu$ A.
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>.
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for all 7000B devices does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

| Table 18           | Table 18. EPM7032B External Timing Parameters                   |                |       |             |       |     |       |     |      |
|--------------------|-----------------------------------------------------------------|----------------|-------|-------------|-------|-----|-------|-----|------|
| Symbol             | Parameter                                                       | Conditions     |       | Speed Grade |       |     |       |     | Unit |
|                    |                                                                 |                | -3    | .5          | -5    | .0  | -7    | .5  |      |
|                    |                                                                 |                | Min   | Max         | Min   | Max | Min   | Max |      |
| t <sub>PD1</sub>   | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered<br>output                           | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)            | 2.1   |             | 3.0   |     | 4.5   |     | ns   |
| t <sub>H</sub>     | Global clock hold time                                          | (2)            | 0.0   |             | 0.0   |     | 0.0   |     | ns   |
| t <sub>FSU</sub>   | Global clock setup time of<br>fast input                        |                | 1.0   |             | 1.0   |     | 1.5   |     | ns   |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                | 1.0   |             | 1.0   |     | 1.0   |     | ns   |
| t <sub>fzhsu</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |             | 2.5   |     | 3.0   |     | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |             | 0.0   |     | 0.0   |     | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4         | 1.0   | 3.4 | 1.0   | 5.0 | ns   |
| t <sub>CH</sub>    | Global clock high time                                          |                | 1.5   |             | 2.0   |     | 3.0   |     | ns   |
| t <sub>CL</sub>    | Global clock low time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)            | 0.9   |             | 1.3   |     | 1.9   |     | ns   |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)            | 0.2   |             | 0.3   |     | 0.6   |     | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6         | 1.0   | 5.1 | 1.0   | 7.6 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns   |
| t <sub>ACL</sub>   | Array clock low time                                            |                | 1.5   |             | 2.0   |     | 3.0   |     | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                | 1.5   |             | 2.0   |     | 3.0   |     | ns   |
| <sup>t</sup> CNT   | Minimum global clock<br>period                                  | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns   |
| fcnt               | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                          | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz  |

## Tables 18 through 32 show MAX 7000B device timing parameters.

Г

| Table 22.         | EPM7064B Internal Timing                                                          | Parameters | Note ( | 1)          |     |     |     |     |      |
|-------------------|-----------------------------------------------------------------------------------|------------|--------|-------------|-----|-----|-----|-----|------|
| Symbol            | Parameter                                                                         | Conditions |        | Speed Grade |     |     |     |     | Unit |
|                   |                                                                                   |            | -      | 3           | -   | 5   | -   | 7   |      |
|                   |                                                                                   |            | Min    | Max         | Min | Max | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                        |            |        | 0.3         |     | 0.5 |     | 0.7 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                    |            |        | 0.3         |     | 0.5 |     | 0.7 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                  |            |        | 0.9         |     | 1.3 |     | 2.0 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                           |            |        | 1.0         |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                             |            |        | 1.5         |     | 2.1 |     | 3.2 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                           |            |        | 0.4         |     | 0.6 |     | 0.9 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                 |            |        | 1.4         |     | 2.0 |     | 3.1 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                         |            |        | 1.2         |     | 1.7 |     | 2.6 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                      |            |        | 0.1         |     | 0.2 |     | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$       | C1 = 35 pF |        | 0.9         |     | 1.2 |     | 1.8 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V | C1 = 35 pF |        | 5.9         |     | 6.2 |     | 6.8 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                | C1 = 35 pF |        | 1.6         |     | 2.2 |     | 3.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>slow slew rate = on<br>$V_{CCIO} = 2.5$ V or 3.3 V  | C1 = 35 pF |        | 6.6         |     | 7.2 |     | 8.4 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                       | C1 = 5 pF  |        | 1.6         |     | 2.2 |     | 3.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                               |            | 0.7    |             | 1.1 |     | 1.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                |            | 0.4    |             | 0.5 |     | 0.9 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                 |            | 0.8    |             | 0.8 |     | 1.1 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                  |            | 1.2    |             | 1.2 |     | 1.4 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                    |            |        | 0.5         |     | 0.6 |     | 0.9 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                               |            |        | 0.2         |     | 0.3 |     | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                 |            |        | 1.2         |     | 1.8 |     | 2.8 | ns   |
| t <sub>EN</sub>   | Register enable time                                                              |            |        | 1.2         |     | 1.7 |     | 2.6 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                              |            |        | 0.7         |     | 1.1 |     | 1.6 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                              |            |        | 1.0         |     | 1.3 |     | 1.9 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                               |            |        | 1.0         |     | 1.3 |     | 1.9 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                         | (2)        |        | 0.7         |     | 1.0 |     | 1.4 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                   | (4)        |        | 1.5         |     | 2.1 |     | 3.2 | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -           | 3    | -   | 5    | -   | 7    |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.6  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to global clock and clear |             | 0.5  |     | 0.7  |     | 1.1  | ns   |
|                 | Input to fast input register    |             | 0.4  |     | 0.6  |     | 0.9  | ns   |
|                 | All outputs                     |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.3  |     | 1.9  |     | 2.8  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.2  |     | 1.7  |     | 2.6  | ns   |
|                 | Input to global clock and clear |             | 0.9  |     | 1.3  |     | 1.9  | ns   |
|                 | Input to fast input register    |             | 0.8  |     | 1.1  |     | 1.7  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to global clock and clear |             | 1.6  |     | 2.3  |     | 3.4  | ns   |
|                 | Input to fast input register    |             | 1.5  |     | 2.1  |     | 3.2  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

| Table 24           | 1. EPM7128B External Ti                                         | ming Parameters | Note  | (1)         |       |     |      |      |      |
|--------------------|-----------------------------------------------------------------|-----------------|-------|-------------|-------|-----|------|------|------|
| Symbol             | Parameter                                                       | Conditions      |       | Speed Grade |       |     |      |      | Unit |
|                    |                                                                 |                 | -     | 4           | -     | 7   | -1   | 0    |      |
|                    |                                                                 |                 | Min   | Max         | Min   | Max | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                                  | C1 = 35 pF (2)  |       | 4.0         |       | 7.5 |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                              | C1 = 35 pF (2)  |       | 4.0         |       | 7.5 |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                         | (2)             | 2.5   |             | 4.5   |     | 6.1  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                          | (2)             | 0.0   |             | 0.0   |     | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of<br>fast input                        |                 | 1.0   |             | 1.5   |     | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time of<br>fast input                         |                 | 1.0   |             | 1.0   |     | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of<br>fast input with zero hold<br>time |                 | 2.0   |             | 3.0   |     | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of<br>fast input with zero hold<br>time  |                 | 0.0   |             | 0.0   |     | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                                    | C1 = 35 pF      | 1.0   | 2.8         | 1.0   | 5.7 | 1.0  | 7.5  | ns   |
| t <sub>CH</sub>    | Global clock high time                                          |                 | 1.5   |             | 3.0   |     | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                           |                 | 1.5   |             | 3.0   |     | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                          | (2)             | 1.2   |             | 2.0   |     | 2.8  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                           | (2)             | 0.2   |             | 0.7   |     | 0.9  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                                     | C1 = 35 pF (2)  | 1.0   | 4.1         | 1.0   | 8.2 | 1.0  | 10.8 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                           |                 | 1.5   |             | 3.0   |     | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                            |                 | 1.5   |             | 3.0   |     | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for<br>clear and preset                     |                 | 1.5   |             | 3.0   |     | 4.0  |      | ns   |
| t <sub>cnt</sub>   | Minimum global clock<br>period                                  | (2)             |       | 4.1         |       | 7.9 |      | 10.6 | ns   |
| fcnt               | Maximum internal global<br>clock frequency                      | (2), (3)        | 243.9 |             | 126.6 |     | 94.3 |      | MHz  |
| t <sub>acnt</sub>  | Minimum array clock<br>period                                   | (2)             |       | 4.1         |       | 7.9 |      | 10.6 | ns   |
| f <sub>acnt</sub>  | Maximum internal array clock frequency                          | (2), (3)        | 243.9 |             | 126.6 |     | 94.3 |      | MHz  |



Figure 15. I<sub>CC</sub> vs. Frequency for EPM7032B Devices







Figure 17. I<sub>CC</sub> vs. Frequency for EPM7128B Devices





## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.



#### Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram





Package outline not drawn to scale.



Figure 26. 169-Pin Ultra FineLine BGA Pin-Out Diagram

Package outline not drawn to scale.



A1 Ball



Package outline not drawn to scale.

