# E·XFL

## Altera - EPM7512BTC144-10 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                               |
|---------------------------------|---------------------------------------------------------------|
| Product Status                  | Active                                                        |
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                               |
| Number of Logic Elements/Blocks | 32                                                            |
| Number of Macrocells            | 512                                                           |
| Number of Gates                 | 10000                                                         |
| Number of I/O                   | 120                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 144-LQFP                                                      |
| Supplier Device Package         | 144-TQFP (20x20)                                              |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7512btc144-10 |
|                                 |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

For more information on development tools, see the *MAX+PLUS II Programmable Logic Development System & Software Data Sheet* and the *Quartus Programmable Logic Development System & Software Data Sheet*.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry.

All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns).

### Figure 4. MAX 7000B Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

## **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.



Figure 5. MAX 7000B PIA Routing

While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and path-dependent, the MAX 7000B PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

## I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 6 shows the I/O control block for MAX 7000B devices. The I/O control block has six or ten global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

# SameFrame Pin-Outs

MAX 7000B devices support the SameFrame pin-out feature for FineLine BGA and 0.8-mm Ultra FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA and 0.8-mm Ultra FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. FineLine BGA packages are compatible with other FineLine BGA packages, and 0.8-mm Ultra FineLine BGA packages are compatible with other 0.8-mm Ultra FineLine BGA packages. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7064B device in a 100-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to layout a board to take advantage of this migration (see Figure 7).

Figure 7. SameFrame Pin-Out Example

Printed Circuit Board Designed for 256-Pin FineLine BGA Package



 

 100-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)
 256-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

**Altera Corporation** 

# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industrystandard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>/<sub>4</sub>.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.

For more information on using the Jam language, see *Application Note 88* (Using the Jam Language for ISP & ICR via an Embedded Processor) and Application Note 122 (Using STAPL for ISP & ICR via an Embedded Processor).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000B device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

| Programming<br>with External<br>Hardware               | MAX 7000B devices can be programmed on Windows-based PCs with<br>Altera Logic Programmer card, the Master Programming Unit (MPU),<br>and the appropriate device adapter. The MPU performs continuity<br>checking to ensure adequate electrical contact between the adapter an<br>the device.                                                                                    |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                        | For more information, see the <i>Altera Programming Hardware Data Sheet</i> .                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                        | The Altera software can use text- or waveform-format test vectors created<br>with the Altera Text Editor or Waveform Editor to test the programmed<br>device. For added design verification, designers can perform functional<br>testing to compare the functional device behavior with the results of<br>simulation.                                                           |  |  |  |  |
|                                                        | Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see <i>Programming Hardware Manufacturers</i> .                                                                                                                                                                                   |  |  |  |  |
| IEEE Std.<br>1149.1 (JTAG)<br>Boundary-Scan<br>Support | MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 6 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 59 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins. |  |  |  |  |

| Table 6. MAX 7000B JTAG Instructions |                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |  |  |  |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |  |  |  |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |  |  |  |  |  |  |  |
| CLAMP                                | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |  |  |  |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |  |  |  |  |  |  |  |
| USERCODE                             | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |  |  |  |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |  |  |  |  |  |  |  |

MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported.

Figure 9 shows the arrangement of the MAX 7000B I/O banks.

Programmable I/O Banks

Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards

Table 11 shows which macrocells have pins in each I/O bank.

| Table 11. Macrocell Pins Contained in Each I/O Bank |       |         |  |  |  |  |  |  |
|-----------------------------------------------------|-------|---------|--|--|--|--|--|--|
| Device Bank 1 Bank 2                                |       |         |  |  |  |  |  |  |
| EPM7032B                                            | 1-16  | 17-32   |  |  |  |  |  |  |
| EPM7064B                                            | 1-32  | 33-64   |  |  |  |  |  |  |
| EPM7128B                                            | 1-64  | 65-128  |  |  |  |  |  |  |
| EPM7256B 1-128, 177-181 129-176, 182-256            |       |         |  |  |  |  |  |  |
| EPM7512B                                            | 1-265 | 266-512 |  |  |  |  |  |  |

Each MAX 7000B device has two VREF pins. Each can be set to a separate  $V_{REF}$  level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins.

| Power<br>Sequencing &<br>Hot-Socketing | Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $\rm V_{\rm CCIO}$ and $\rm V_{\rm CCINT}$ power planes can be powered in any order.                                                                                                                                                                                                                           |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Signals can be driven into MAX 7000B devices before and during power-<br>up (and power-down) without damaging the device. Additionally,<br>MAX 7000B devices do not drive out during power-up. Once operating<br>conditions are reached, MAX 7000B devices operate as specified by the<br>user.                                                                                                                                                                           |
|                                        | MAX 7000B device I/O pins will not source or sink more than 300 $\mu A$ of DC current during power-up. All pins can be driven up to 4.1 V during hot-socketing.                                                                                                                                                                                                                                                                                                           |
| Design Security                        | All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. |
| Generic Testing                        | MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow.                                                                                                                           |

| • • •            | <b>-</b> .                                                                              | <b>a</b>                                                    |                            |                        |      |
|------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------|------------------------|------|
| Symbol           | Parameter                                                                               | Conditions                                                  | IVIIN                      | Max                    | Unit |
| V <sub>IH</sub>  | High-level input voltage for 3.3-V<br>TTL/CMOS                                          |                                                             | 2.0                        | 3.9                    | V    |
|                  | High-level input voltage for 2.5-V<br>TTL/CMOS                                          |                                                             | 1.7                        | 3.9                    | V    |
|                  | High-level input voltage for 1.8-V<br>TTL/CMOS                                          |                                                             | $0.65 \times V_{CCIO}$     | 3.9                    | V    |
| V <sub>IL</sub>  | Low-level input voltage for 3.3-V<br>TTL/CMOS and PCI compliance                        |                                                             | -0.5                       | 0.8                    | V    |
|                  | Low-level input voltage for 2.5-V<br>TTL/CMOS                                           |                                                             | -0.5                       | 0.7                    | V    |
|                  | Low-level input voltage for 1.8-V<br>TTL/CMOS                                           |                                                             | -0.5                       | $0.35 \times V_{CCIO}$ |      |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage                                                     | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$  | 2.4                        |                        | V    |
|                  | 3.3-V high-level CMOS output voltage                                                    | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.00 V (5)              | V <sub>CCIO</sub> -<br>0.2 |                        | V    |
|                  | 2.5-V high-level output voltage                                                         | $I_{OH} = -100 \ \mu A \ DC, \ V_{CCIO} = 2.30 \ V \ (5)$   | 2.1                        |                        | V    |
|                  |                                                                                         | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$  | 2.0                        |                        | V    |
|                  |                                                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$  | 1.7                        |                        | V    |
|                  | 1.8-V high-level output voltage                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 1.65 \text{ V} (5)$  | 1.2                        |                        | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                      | I <sub>OL</sub> = 8 mA DC, V <sub>CCIO</sub> = 3.00 V (6)   |                            | 0.4                    | V    |
|                  | 3.3-V low-level CMOS output voltage                                                     | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V (6) |                            | 0.2                    | V    |
|                  | 2.5-V low-level output voltage                                                          | $I_{OL}$ = 100 µA DC, $V_{CCIO}$ = 2.30 V (6)               |                            | 0.2                    | V    |
|                  |                                                                                         | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                 |                            | 0.4                    | V    |
|                  |                                                                                         | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                 |                            | 0.7                    | V    |
|                  | 1.8-V low-level output voltage                                                          | I <sub>OL</sub> = 2 mA DC, V <sub>CCIO</sub> = 1.7 V (6)    |                            | 0.4                    | V    |
| II .             | Input leakage current                                                                   | $V_1 = -0.5$ to 3.9 V (7)                                   | -10                        | 10                     | μΑ   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                      | $V_1 = -0.5 \text{ to } 3.9 \text{ V} (7)$                  | -10                        | 10                     | μΑ   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor<br>during in-system programming or<br>during power up | V <sub>CCIO</sub> = 1.7 to 3.6 V (8)                        | 20                         | 74                     | k¾   |

| Table 17. MAX 7000B Device Capacitance     Note (9) |                                   |                                     |  |   |    |  |  |  |
|-----------------------------------------------------|-----------------------------------|-------------------------------------|--|---|----|--|--|--|
| Symbol                                              | Parameter Conditions Min Max Unit |                                     |  |   |    |  |  |  |
| C <sub>IN</sub>                                     | Input pin capacitance             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |
| C <sub>I/O</sub>                                    | I/O pin capacitance               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is ±300 μA.
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>.
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for all 7000B devices does not exceed 100 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

Figure 12 shows the typical output drive characteristics of MAX 7000B devices.



Figure 12. Output Drive Characteristics of MAX 7000B Devices

| Table 18. EPM7032B External Timing Parameters     Notes (1) |                                                                 |                |       |             |       |     |       |     |     |
|-------------------------------------------------------------|-----------------------------------------------------------------|----------------|-------|-------------|-------|-----|-------|-----|-----|
| Symbol                                                      | Parameter                                                       | Conditions     |       | Speed Grade |       |     |       |     |     |
|                                                             |                                                                 |                | -3    | .5          | -5.0  |     | ) -7. |     |     |
|                                                             |                                                                 |                | Min   | Max         | Min   | Max | Min   | Max |     |
| t <sub>PD1</sub>                                            | Input to non-registered<br>output                               | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>                                            | I/O input to non-registered<br>output                           | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |
| t <sub>SU</sub>                                             | Global clock setup time                                         | (2)            | 2.1   |             | 3.0   |     | 4.5   |     | ns  |
| t <sub>H</sub>                                              | Global clock hold time                                          | (2)            | 0.0   |             | 0.0   |     | 0.0   |     | ns  |
| t <sub>FSU</sub>                                            | Global clock setup time of<br>fast input                        |                | 1.0   |             | 1.0   |     | 1.5   |     | ns  |
| t <sub>FH</sub>                                             | Global clock hold time of<br>fast input                         |                | 1.0   |             | 1.0   |     | 1.0   |     | ns  |
| t <sub>fzhsu</sub>                                          | Global clock setup time of<br>fast input with zero hold<br>time |                | 2.0   |             | 2.5   |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>                                           | Global clock hold time of<br>fast input with zero hold<br>time  |                | 0.0   |             | 0.0   |     | 0.0   |     | ns  |
| t <sub>CO1</sub>                                            | Global clock to output delay                                    | C1 = 35 pF     | 1.0   | 2.4         | 1.0   | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>                                             | Global clock high time                                          |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>CL</sub>                                             | Global clock low time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>ASU</sub>                                            | Array clock setup time                                          | (2)            | 0.9   |             | 1.3   |     | 1.9   |     | ns  |
| t <sub>AH</sub>                                             | Array clock hold time                                           | (2)            | 0.2   |             | 0.3   |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>                                           | Array clock to output delay                                     | C1 = 35 pF (2) | 1.0   | 3.6         | 1.0   | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>                                            | Array clock high time                                           |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>ACL</sub>                                            | Array clock low time                                            |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>                                           | Minimum pulse width for<br>clear and preset                     |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |
| <sup>t</sup> CNT                                            | Minimum global clock<br>period                                  | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |
| fcnt                                                        | Maximum internal global<br>clock frequency                      | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |
| t <sub>acnt</sub>                                           | Minimum array clock<br>period                                   | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |
| f <sub>ACNT</sub>                                           | Maximum internal array clock frequency                          | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |

## Tables 18 through 32 show MAX 7000B device timing parameters.

Г

| Table 23. EPM7064B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)       Note (1) |              |             |     |     |     |     |      |    |  |
|---------------------------------------------------------------------------------------------|--------------|-------------|-----|-----|-----|-----|------|----|--|
| I/O Standard                                                                                | Parameter    | Speed Grade |     |     |     |     | Unit |    |  |
|                                                                                             |              | -3          |     | -5  |     | -7  |      |    |  |
|                                                                                             |              | Min         | Max | Min | Max | Min | Max  |    |  |
| PCI                                                                                         | Input to PIA |             | 0.0 |     | 0.0 |     | 0.0  | ns |  |
| Input to global clock and clea                                                              |              |             | 0.0 |     | 0.0 |     | 0.0  | ns |  |
| Input to fast input register                                                                |              |             | 0.0 |     | 0.0 |     | 0.0  | ns |  |
|                                                                                             | All outputs  |             | 0.0 |     | 0.0 |     | 0.0  | ns |  |

#### Notes to tables:

(1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of all LABs.

(3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 25.         | Table 25. EPM7128B Internal Timing Parameters     Note (1)                           |            |             |     |     |     |     |     |      |
|-------------------|--------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|
| Symbol            | Parameter                                                                            | Conditions | Speed Grade |     |     |     |     |     | Unit |
|                   |                                                                                      |            | -           | 4   | -   | 7   | -10 |     |      |
|                   |                                                                                      |            | Min         | Max | Min | Max | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                           |            |             | 0.3 |     | 0.6 |     | 0.8 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                       |            |             | 0.3 |     | 0.6 |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                     |            |             | 1.3 |     | 2.9 |     | 3.7 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                              |            |             | 1.0 |     | 1.5 |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                |            |             | 1.5 |     | 2.8 |     | 3.8 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                              |            |             | 0.4 |     | 0.8 |     | 1.0 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                    |            |             | 1.6 |     | 2.9 |     | 3.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                            |            |             | 1.4 |     | 2.6 |     | 3.4 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                         |            |             | 0.1 |     | 0.3 |     | 0.4 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off $V_{CCIO} = 3.3 V$                  | C1 = 35 pF |             | 0.9 |     | 1.7 |     | 2.2 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |             | 5.9 |     | 6.7 |     | 7.2 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off $V_{CCIO} = 3.3 V$                   | C1 = 35 pF |             | 1.8 |     | 3.3 |     | 4.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on $V_{CCIO} = 2.5 V \text{ or } 3.3 V$  | C1 = 35 pF |             | 6.8 |     | 8.3 |     | 9.4 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                          | C1 = 5 pF  |             | 1.8 |     | 3.3 |     | 4.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                  |            | 1.0         |     | 1.9 |     | 2.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                   |            | 0.4         |     | 0.8 |     | 1.1 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                    |            | 0.8         |     | 0.9 |     | 0.9 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                     |            | 1.2         |     | 1.6 |     | 1.6 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                       |            |             | 0.5 |     | 1.1 |     | 1.4 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                  |            |             | 0.2 |     | 0.3 |     | 0.4 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                    |            |             | 1.4 |     | 2.8 |     | 3.6 | ns   |
| t <sub>EN</sub>   | Register enable time                                                                 |            |             | 1.4 |     | 2.6 |     | 3.4 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                 |            |             | 1.1 |     | 2.3 |     | 3.1 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                 |            |             | 1.0 |     | 1.9 |     | 2.6 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                  |            |             | 1.0 |     | 1.9 |     | 2.6 | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                            | (2)        |             | 1.0 |     | 2.0 |     | 2.8 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                      | (4)        |             | 1.5 |     | 2.8 |     | 3.8 | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -4          |      | -7  |      | -10 |      | 1    |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  | 1    |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.3  |     | 0.6  |     | 0.8  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.6  |     | 0.8  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.4  |     | 0.5  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.4  |     | 0.5  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.5  |     | 0.9  |     | 1.3  | ns   |
|                 | Input to global clock and clear |             | 0.5  |     | 0.9  |     | 1.3  | ns   |
|                 | Input to fast input register    |             | 0.4  |     | 0.8  |     | 1.0  | ns   |
|                 | All outputs                     |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.4  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.4  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 2.3  |     | 3.0  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.2 |     | -0.3 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.3  |     | 2.4  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.7  |     | 2.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.3  |     | 2.4  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.0  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 0.9  |     | 1.7  |     | 2.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.7  |     | 3.2  |     | 4.3  | ns   |
|                 | Input to global clock and clear |             | 1.7  |     | 3.2  |     | 4.3  | ns   |
|                 | Input to fast input register    |             | 1.6  |     | 3.0  |     | 4.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |



Figure 15. I<sub>CC</sub> vs. Frequency for EPM7032B Devices







Figure 17. I<sub>CC</sub> vs. Frequency for EPM7128B Devices





# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.



Package outlines not drawn to scale.

