



Welcome to E-XFL.COM

Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 5.5 ns                                                      |
| Voltage Supply - Internal       | 2.375V ~ 2.625V                                             |
| Number of Logic Elements/Blocks | 32                                                          |
| Number of Macrocells            | 512                                                         |
| Number of Gates                 | 10000                                                       |
| Number of I/O                   | 141                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 169-LFBGA                                                   |
| Supplier Device Package         | 169-UBGA (11x11)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7512buc169-5n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ...and More Features

- System-level features
  - MultiVolt™ I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels
  - Programmable power-saving mode for 50% or greater power reduction in each macrocell
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+
  - Bus-hold option on I/O pins
  - PCI compatible
  - Bus-friendly architecture including programmable slew-rate control
  - Open-drain output option
  - Programmable security bit for protection of proprietary designs
  - Built-in boundary-scan test circuitry compliant with IEEE Std. 1149.1
  - Supports hot-socketing operation
  - Programmable ground pins
- Advanced architecture features
  - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
  - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
  - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls
  - Two global clock signals with optional inversion
  - Programmable power-up states for macrocell registers
  - 6 to 10 pin- or logic-driven output enable signals
- Advanced package options
  - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-saving FineLine BGA™, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages
  - Pin-compatibility with other MAX 7000B devices in the same package
- Advanced software support
  - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

| Table 3. MAX | 7000B          | Maximu         | m User i              | I/O Pins                                         | Note (              | (1)                            |                     |                                                   |                     |                    |                                |
|--------------|----------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------|
| Device       | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) |
| EPM7032B     | 36             | 36             | 36                    | 36                                               |                     |                                |                     |                                                   |                     |                    |                                |
| EPM7064B     | 36             | 36             | 40                    | 41                                               | 68                  | 68                             |                     |                                                   |                     |                    |                                |
| EPM7128B     |                |                |                       | 41                                               | 84                  | 84                             | 100                 | 100                                               |                     |                    | 100                            |
| EPM7256B     |                |                |                       |                                                  | 84                  |                                | 120                 | 141                                               | 164                 |                    | 164                            |
| EPM7512B     |                |                |                       |                                                  |                     |                                | 120                 | 141                                               | 176                 | 212                | 212                            |

#### Notes:

- When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) Contact Altera for up-to-date information on available device package options.
- (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.
- (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.

MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.



Figure 6. I/O Control Block of MAX 7000B Devices

### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# SameFrame Pin-Outs

MAX 7000B devices support the SameFrame pin-out feature for FineLine BGA and 0.8-mm Ultra FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA and 0.8-mm Ultra FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. FineLine BGA packages are compatible with other FineLine BGA packages, and 0.8-mm Ultra FineLine BGA packages are compatible with other 0.8-mm Ultra FineLine BGA packages. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7064B device in a 100-pin FineLine BGA package to an EPM7512B device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to layout a board to take advantage of this migration (see Figure 7).

Figure 7. SameFrame Pin-Out Example



# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.



For more information on using the Jam language, see *Application Note 88* (*Using the Jam Language for ISP & ICR via an Embedded Processor*) and *Application Note 122* (*Using STAPL for ISP & ICR via an Embedded Processor*).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000B device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- Check ID. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program.* Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.



Figure 8. MAX 7000B JTAG Waveforms

Table 9 shows the JTAG timing parameters and values for MAX 7000B devices.

| <b>Table 9.</b> Note (1) | JTAG Timing Parameters & Values for MAX 70     | 100B Dev | ices |      |
|--------------------------|------------------------------------------------|----------|------|------|
| Symbol                   | Parameter                                      | Min      | Max  | Unit |
| t <sub>JCP</sub>         | TCK clock period                               | 100      |      | ns   |
| t <sub>JCH</sub>         | TCK clock high time                            | 50       |      | ns   |
| t <sub>JCL</sub>         | TCK clock low time                             | 50       |      | ns   |
| t <sub>JPSU</sub>        | JTAG port setup time                           | 20       |      | ns   |
| t <sub>JPH</sub>         | JTAG port hold time                            | 45       |      | ns   |
| t <sub>JPCO</sub>        | JTAG port clock to output                      |          | 25   | ns   |
| t <sub>JPZX</sub>        | JTAG port high impedance to valid output       |          | 25   | ns   |
| t <sub>JPXZ</sub>        | JTAG port valid output to high impedance       |          | 25   | ns   |
| t <sub>JSSU</sub>        | Capture register setup time                    | 20       |      | ns   |
| t <sub>JSH</sub>         | Capture register hold time                     | 45       |      | ns   |
| t <sub>JSCO</sub>        | Update register clock to output                |          | 25   | ns   |
| t <sub>JSZX</sub>        | Update register high impedance to valid output |          | 25   | ns   |
| t <sub>JSXZ</sub>        | Update register valid output to high impedance |          | 25   | ns   |

#### Note:

(1) Timing parameters in this table apply to all  $V_{\mbox{\scriptsize CCIO}}$  levels.

| Table 10. MAX 7000B MultiVolt I/O Support |          |          |           |     |          |          |            |          |  |  |
|-------------------------------------------|----------|----------|-----------|-----|----------|----------|------------|----------|--|--|
| V <sub>CCIO</sub> (V)                     |          | Input Si | ignal (V) |     |          | Output S | Signal (V) |          |  |  |
|                                           | 1.8      | 2.5      | 3.3       | 5.0 | 1.8      | 2.5      | 3.3        | 5.0      |  |  |
| 1.8                                       | <b>✓</b> | <b>✓</b> | <b>✓</b>  |     | <b>✓</b> |          |            |          |  |  |
| 2.5                                       | <b>✓</b> | <b>✓</b> | <b>✓</b>  |     |          | <b>✓</b> |            |          |  |  |
| 3.3                                       | <b>✓</b> | <b>✓</b> | <b>✓</b>  |     |          |          | <b>✓</b>   | <b>✓</b> |  |  |

# **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

### Slew-Rate Control

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

## Figure 11. MAX 7000B AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs. Switches S1 and S2 are open for all tests except output disable timing parameters.



# Operating Conditions

Tables 14 through 17 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices.

| Table 1            | Table 14. MAX 7000B Device Absolute Maximum RatingsNote (1) |            |      |     |      |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------------|------------|------|-----|------|--|--|--|--|--|--|
| Symbol             | Parameter                                                   | Conditions | Min  | Max | Unit |  |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                              |            | -0.5 | 3.6 | V    |  |  |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage                                              |            | -0.5 | 3.6 | V    |  |  |  |  |  |  |
| VI                 | DC input voltage                                            | (2)        | -2.0 | 4.6 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                  |            | -33  | 50  | mA   |  |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                         | No bias    | -65  | 150 | °C   |  |  |  |  |  |  |
| T <sub>A</sub>     | Ambient temperature                                         | Under bias | -65  | 135 | °C   |  |  |  |  |  |  |
| $T_{J}$            | Junction temperature                                        | Under bias | -65  | 135 | ° C  |  |  |  |  |  |  |

| Table 1          | Table 17. MAX 7000B Device Capacitance   Note (9)                 |  |   |    |    |  |  |  |  |
|------------------|-------------------------------------------------------------------|--|---|----|----|--|--|--|--|
| Symbol           | Parameter Conditions Min Max Unit                                 |  |   |    |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance $V_{IN} = 0 \text{ V}, f = 1.0 \text{ MHz}$ |  |   |    | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                               |  | 8 | pF |    |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 15 on page 29.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is ±300 μA.
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to V<sub>CCIO</sub>.
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for all 7000B devices does not exceed 100 µs. The sufficient V<sub>CCINT</sub> voltage level for POR is 2.375 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

Tables 18 through 32 show MAX 7000B device timing parameters.

| Symbol             | Parameter                                                 | Conditions     |       | Speed Grade |       |     |       |     |     |  |  |
|--------------------|-----------------------------------------------------------|----------------|-------|-------------|-------|-----|-------|-----|-----|--|--|
|                    |                                                           |                | -3    | .5          | -5    | .0  | -7    | .5  |     |  |  |
|                    |                                                           |                | Min   | Max         | Min   | Max | Min   | Max |     |  |  |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |  |  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 3.5         |       | 5.0 |       | 7.5 | ns  |  |  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 2.1   |             | 3.0   |     | 4.5   |     | ns  |  |  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0   |             | 1.0   |     | 1.5   |     | ns  |  |  |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0   |             | 1.0   |     | 1.0   |     | ns  |  |  |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                | 2.0   |             | 2.5   |     | 3.0   |     | ns  |  |  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0   |             | 0.0   |     | 0.0   |     | ns  |  |  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 2.4         | 1.0   | 3.4 | 1.0   | 5.0 | ns  |  |  |
| t <sub>CH</sub>    | Global clock high time                                    |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |  |
| t <sub>CL</sub>    | Global clock low time                                     |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 0.9   |             | 1.3   |     | 1.9   |     | ns  |  |  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.2   |             | 0.3   |     | 0.6   |     | ns  |  |  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 3.6         | 1.0   | 5.1 | 1.0   | 7.6 | ns  |  |  |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |  |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 1.5   |             | 2.0   |     | 3.0   |     | ns  |  |  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |  |  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |  |  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |       | 3.3         |       | 4.7 |       | 7.0 | ns  |  |  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 303.0 |             | 212.8 |     | 142.9 |     | MHz |  |  |

| Symbol            | Parameter                                                                          | Conditions |     |     | Speed | Grade |     |     | Unit |
|-------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                   |                                                                                    |            | -   | 4   | -     | 7     | -1  | 10  |      |
|                   |                                                                                    |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| $t_{IO}$          | I/O input pad and buffer delay                                                     |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |     | 1.3 |       | 2.9   |     | 3.7 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |     | 1.0 |       | 1.5   |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |     | 1.5 |       | 2.8   |     | 3.8 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |     | 0.4 |       | 0.8   |     | 1.0 | ns   |
| $t_{LAD}$         | Logic array delay                                                                  |            |     | 1.6 |       | 2.9   |     | 3.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                          |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |     | 0.1 |       | 0.3   |     | 0.4 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.9 |       | 1.7   |     | 2.2 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.7   |     | 7.2 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 6.8 |       | 8.3   |     | 9.4 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| $t_{SU}$          | Register setup time                                                                |            | 1.0 |     | 1.9   |       | 2.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4 |     | 0.8   |       | 1.1 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8 |     | 0.9   |       | 0.9 |     | ns   |
| $t_{FH}$          | Register hold time of fast input                                                   |            | 1.2 |     | 1.6   |       | 1.6 |     | ns   |
| $t_{RD}$          | Register delay                                                                     |            |     | 0.5 |       | 1.1   |     | 1.4 | ns   |
| $t_{COMB}$        | Combinatorial delay                                                                |            |     | 0.2 |       | 0.3   |     | 0.4 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.4 |       | 2.8   |     | 3.6 | ns   |
| $t_{EN}$          | Register enable time                                                               |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| $t_{GLOB}$        | Global control delay                                                               |            |     | 1.1 |       | 2.3   |     | 3.1 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |     | 1.0 |       | 2.0   |     | 2.8 | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                    | (4)        |     | 1.5 |       | 2.8   |     | 3.8 | ns   |

| Table 26. EPM7128 | BB Selectable I/O Standard Timing | Adder L     | Delays | (Part 1 | of 2) | Note (1) | )    |    |
|-------------------|-----------------------------------|-------------|--------|---------|-------|----------|------|----|
| I/O Standard      | Parameter                         | Speed Grade |        |         |       |          |      |    |
|                   |                                   | -           | 4      | -       | 7     |          | 10   |    |
|                   |                                   | Min         | Max    | Min     | Max   | Min      | Max  |    |
| 3.3 V TTL/CMOS    | Input to PIA                      |             | 0.0    |         | 0.0   |          | 0.0  | ns |
|                   | Input to global clock and clear   |             | 0.0    |         | 0.0   |          | 0.0  | ns |
|                   | Input to fast input register      |             | 0.0    |         | 0.0   |          | 0.0  | ns |
|                   | All outputs                       |             | 0.0    |         | 0.0   |          | 0.0  | ns |
| 2.5 V TTL/CMOS    | Input to PIA                      |             | 0.3    |         | 0.6   |          | 0.8  | ns |
|                   | Input to global clock and clear   |             | 0.3    |         | 0.6   |          | 0.8  | ns |
|                   | Input to fast input register      |             | 0.2    |         | 0.4   |          | 0.5  | ns |
|                   | All outputs                       |             | 0.2    |         | 0.4   |          | 0.5  | ns |
| 1.8 V TTL/CMOS    | Input to PIA                      |             | 0.5    |         | 0.9   |          | 1.3  | ns |
|                   | Input to global clock and clear   |             | 0.5    |         | 0.9   |          | 1.3  | ns |
|                   | Input to fast input register      |             | 0.4    |         | 0.8   |          | 1.0  | ns |
|                   | All outputs                       |             | 1.2    |         | 2.3   |          | 3.0  | ns |
| SSTL-2 Class I    | Input to PIA                      |             | 1.4    |         | 2.6   |          | 3.5  | ns |
|                   | Input to global clock and clear   |             | 1.2    |         | 2.3   |          | 3.0  | ns |
|                   | Input to fast input register      |             | 1.0    |         | 1.9   |          | 2.5  | ns |
|                   | All outputs                       |             | 0.0    |         | 0.0   |          | 0.0  | ns |
| SSTL-2 Class II   | Input to PIA                      |             | 1.4    |         | 2.6   |          | 3.5  | ns |
|                   | Input to global clock and clear   |             | 1.2    |         | 2.3   |          | 3.0  | ns |
|                   | Input to fast input register      |             | 1.0    |         | 1.9   |          | 2.5  | ns |
|                   | All outputs                       |             | -0.1   |         | -0.2  |          | -0.3 | ns |
| SSTL-3 Class I    | Input to PIA                      |             | 1.3    |         | 2.4   |          | 3.3  | ns |
|                   | Input to global clock and clear   |             | 1.0    |         | 1.9   |          | 2.5  | ns |
|                   | Input to fast input register      |             | 0.9    |         | 1.7   |          | 2.3  | ns |
|                   | All outputs                       |             | 0.0    |         | 0.0   |          | 0.0  | ns |
| SSTL-3 Class II   | Input to PIA                      |             | 1.3    |         | 2.4   |          | 3.3  | ns |
|                   | Input to global clock and clear   |             | 1.0    |         | 1.9   |          | 2.5  | ns |
|                   | Input to fast input register      |             | 0.9    |         | 1.7   |          | 2.3  | ns |
|                   | All outputs                       |             | 0.0    |         | 0.0   |          | 0.0  | ns |
| GTL+              | Input to PIA                      |             | 1.7    |         | 3.2   |          | 4.3  | ns |
|                   | Input to global clock and clear   |             | 1.7    |         | 3.2   |          | 4.3  | ns |
|                   | Input to fast input register      |             | 1.6    |         | 3.0   |          | 4.0  | ns |
|                   | All outputs                       |             | 0.0    |         | 0.0   |          | 0.0  | ns |

| Table 26. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |             |           |     |     |     |     |    |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|-------------|-----------|-----|-----|-----|-----|----|--|--|
| I/O Standard                                                                          | Parameter                       | Speed Grade |           |     |     |     |     |    |  |  |
|                                                                                       |                                 | -           | -4 -7 -10 |     |     | 10  |     |    |  |  |
|                                                                                       |                                 | Min         | Max       | Min | Max | Min | Max |    |  |  |
| PCI                                                                                   | Input to PIA                    |             | 0.0       |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to global clock and clear |             | 0.0       |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to fast input register    |             | 0.0       |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | All outputs                     |             | 0.0       |     | 0.0 |     | 0.0 | ns |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                 | Conditions     |       | Speed Grade |       |     |      |      |     |  |  |
|--------------------|-----------------------------------------------------------|----------------|-------|-------------|-------|-----|------|------|-----|--|--|
|                    |                                                           |                | -     | 5           | -     | 7   |      | 10   |     |  |  |
|                    |                                                           |                | Min   | Max         | Min   | Max | Min  | Max  |     |  |  |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |       | 5.0         |       | 7.5 |      | 10.0 | ns  |  |  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 5.0         |       | 7.5 |      | 10.0 | ns  |  |  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 3.3   |             | 4.8   |     | 6.6  |      | ns  |  |  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0   |             | 0.0   |     | 0.0  |      | ns  |  |  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0   |             | 1.5   |     | 1.5  |      | ns  |  |  |
| t <sub>FH</sub>    | Global clock hold time for fast input                     |                | 1.0   |             | 1.0   |     | 1.0  |      | ns  |  |  |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                | 2.5   |             | 3.0   |     | 3.0  |      | ns  |  |  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0   |             | 0.0   |     | 0.0  |      | ns  |  |  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 3.3         | 1.0   | 5.1 | 1.0  | 6.7  | ns  |  |  |
| t <sub>CH</sub>    | Global clock high time                                    |                | 2.0   |             | 3.0   |     | 4.0  |      | ns  |  |  |
| t <sub>CL</sub>    | Global clock low time                                     |                | 2.0   |             | 3.0   |     | 4.0  |      | ns  |  |  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 1.4   |             | 2.0   |     | 2.8  |      | ns  |  |  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.4   |             | 0.8   |     | 1.0  |      | ns  |  |  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 5.2         | 1.0   | 7.9 | 1.0  | 10.5 | ns  |  |  |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 2.0   |             | 3.0   |     | 4.0  |      | ns  |  |  |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 2.0   |             | 3.0   |     | 4.0  |      | ns  |  |  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 2.0   |             | 3.0   |     | 4.0  |      | ns  |  |  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |       | 5.3         |       | 7.9 |      | 10.6 | ns  |  |  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 188.7 |             | 126.6 |     | 94.3 |      | MHz |  |  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |       | 5.3         |       | 7.9 |      | 10.6 | ns  |  |  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 188.7 |             | 126.6 |     | 94.3 |      | MHz |  |  |

| Table 29. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |             |     |     |     |     |     |    |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|-----|----|--|--|
| I/O Standard                                                                          | Parameter                       | Speed Grade |     |     |     |     |     |    |  |  |
|                                                                                       |                                 | -5 -7 -10   |     |     |     |     |     |    |  |  |
|                                                                                       |                                 | Min         | Max | Min | Max | Min | Max |    |  |  |
| PCI                                                                                   | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |
|                                                                                       | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 15 on page 29. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

Figure 23. 100-Pin TQFP Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



## Figure 28. 256-Pin BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Version 3.3

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.3:

- Updated Table 3.
- Added Tables 4 through 6.

## Version 3.2

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.2:

 Updated Note (10) and added ambient temperature (T<sub>A</sub>) information to Table 15.

## Version 3.1

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.1:

- Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 16.
- Updated leakage current conditions in Table 16.

## Version 3.0

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.0:

- Updated timing numbers in Table 1.
- Updated Table 16.
- Updated timing in Tables 18, 19, 21, 22, 24, 25, 27, 28, 30, and 31.



101 Innovation Drive
San Jose, CA 95134
(408) 544-7000
http://www.altera.com
Applications Hotline:
(800) 800-EPLD
Customer Marketing:
(408) 544-7104
Literature Services:
lit\_req@altera.com

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

LS. EN ISO 9001

