# E·XFL



### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                     |
| Peripherals                | DMA, POR, PWM, WDT                                                    |
| Number of I/O              | 15                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                           |
| Data Converters            | A/D 11x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 20-TSSOP (0.173", 4.40mm Width)                                       |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f030f4p6 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of tables

| Table 1.               | Device summary                                                                   | 1    |
|------------------------|----------------------------------------------------------------------------------|------|
| Table 2.               | STM32F030x4/x6/x8/xC family device features and peripheral counts                | . 10 |
| Table 3.               | Temperature sensor calibration values                                            | . 17 |
| Table 4.               | Internal voltage reference calibration values                                    | . 17 |
| Table 5.               | Timer feature comparison                                                         | . 18 |
| Table 6.               | Comparison of I2C analog and digital filters                                     | . 21 |
| Table 7.               | STM32F030x4/x6/x8/xC I <sup>2</sup> C implementation                             | . 21 |
| Table 8.               | STM32F0x0 USART implementation                                                   | . 22 |
| Table 9.               | STM32F030x4/x6/x8/xC SPI implementation                                          | . 23 |
| Table 10.              | Legend/abbreviations used in the pinout table                                    |      |
| Table 11.              | STM32F030x4/6/8/C pin definitions                                                | . 27 |
| Table 12.              | Alternate functions selected through GPIOA_AFR registers for port A              |      |
| Table 13.              | Alternate functions selected through GPIOB_AFR registers for port B              |      |
| Table 14.              | Alternate functions selected through GPIOC_AFR registers for port C              |      |
| Table 15.              | Alternate functions selected through GPIOD_AFR registers for port D              |      |
| Table 16.              | Alternate functions selected through GPIOF_AFR registers for port F              |      |
| Table 17.              | STM32F030x4/x6/x8/xC peripheral register boundary addresses                      |      |
| Table 18.              | Voltage characteristics                                                          |      |
| Table 19.              | Current characteristics                                                          |      |
| Table 20.              | Thermal characteristics.                                                         |      |
| Table 21.              | General operating conditions                                                     |      |
| Table 22.              | Operating conditions at power-up / power-down                                    |      |
| Table 23.              | Embedded reset and power control block characteristics.                          |      |
| Table 24.              | Embedded internal reference voltage                                              |      |
| Table 25.              | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V |      |
| Table 26.              | Typical and maximum current consumption from the V <sub>DDA</sub> supply         |      |
| Table 27.              | Typical and maximum consumption in Stop and Standby modes                        |      |
| Table 28.              | Typical current consumption in Run mode, code with data processing               |      |
| 1 4510 201             | running from Flash                                                               | 49   |
| Table 29.              | Switching output I/O current consumption                                         |      |
| Table 30.              | Low-power mode wakeup timings                                                    |      |
| Table 31.              | High-speed external user clock characteristics.                                  |      |
| Table 32.              | Low-speed external user clock characteristics                                    |      |
| Table 33.              | HSE oscillator characteristics                                                   |      |
| Table 34.              | LSE oscillator characteristics (f <sub>I SF</sub> = 32.768 kHz)                  |      |
| Table 35.              | HSI oscillator characteristics.                                                  |      |
| Table 36.              | HSI14 oscillator characteristics.                                                |      |
| Table 37.              | LSI oscillator characteristics                                                   |      |
| Table 38.              | PLL characteristics                                                              |      |
| Table 39.              | Flash memory characteristics                                                     |      |
| Table 33.              | Flash memory endurance and data retention                                        |      |
| Table 40.              | EMS characteristics                                                              |      |
| Table 41.              | EMI characteristics                                                              |      |
| Table 42.<br>Table 43. | ESD absolute maximum ratings                                                     |      |
| Table 43.<br>Table 44. | Electrical sensitivities                                                         |      |
| Table 44.<br>Table 45. | I/O current injection susceptibility                                             |      |
| Table 45.<br>Table 46. |                                                                                  |      |
|                        |                                                                                  |      |
| Table 47.              | Output voltage characteristics                                                   | . 03 |



# 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F030x4/x6/x8/xC microcontrollers.

This document should be read in conjunction with the STM32F0x0xx reference manual (RM0360). The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website.





# 3.4 Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

# 3.5 **Power management**

# 3.5.1 Power supply schemes

- V<sub>DD</sub> = 2.4 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through VDD pins.
- V<sub>DDA</sub> = from V<sub>DD</sub> to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL. The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first.

For more details on how to connect power pins, refer to *Figure 12: Power supply scheme*.

# 3.5.2 Power supply supervisors

The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold,  $V_{POR/PDR}$ , without the need for an external reset circuit.

- The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>.
- The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>.

# 3.5.3 Voltage regulator

The regulator has two operating modes and it is always enabled after reset.

- Main (MR) is used in normal operating mode (Run).
- Low power (LPR) can be used in Stop mode where the power demand is reduced.

In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost).



The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

# 3.8 Direct memory access controller (DMA)

The 5-channel general-purpose DMA manages memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers.

The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI, I2C, USART, all TIMx timers (except TIM14) and ADC.

# 3.9 Interrupts and events

# 3.9.1 Nested vectored interrupt controller (NVIC)

The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of  $Cortex^{\mbox{\tiny B}}$ -M0) and 4 priority levels.

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail-chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimal interrupt latency.

# 3.9.2 Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 32 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 55 GPIOs can be connected to the 16 external interrupt lines.



| F      | Pin nu | nber   |         |                                       |          | đ             | _     | Pin fun                                                                                                            | ctions                         |
|--------|--------|--------|---------|---------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|
| LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                | Additional functions           |
| 22     | 16     | 12     | 12      | PA6                                   | I/O      | ТТа           | -     | SPI1_MISO,<br>TIM3_CH1,<br>TIM1_BKIN,<br>TIM16_CH1,<br>EVENTOUT<br>USART3_CTS <sup>(5)</sup>                       | ADC_IN6                        |
| 23     | 17     | 13     | 13      | PA7                                   | I/O      | ТТа           | -     | SPI1_MOSI,<br>TIM3_CH2,<br>TIM14_CH1,<br>TIM1_CH1N,<br>TIM17_CH1,<br>EVENTOUT                                      | ADC_IN7                        |
| 24     | -      | -      | -       | PC4                                   | I/O      | TTa           | -     | EVENTOUT,<br>USART3_TX <sup>(5)</sup>                                                                              | ADC_IN14                       |
| 25     | -      | -      | -       | PC5                                   | I/O      | TTa           | -     | USART3_RX <sup>(5)</sup>                                                                                           | ADC_IN15, WKPU5 <sup>(5)</sup> |
| 26     | 18     | 14     | -       | PB0                                   | I/O      | ТТа           | -     | TIM3_CH3,<br>TIM1_CH2N,<br>EVENTOUT,<br>USART3_CK <sup>(5)</sup>                                                   | ADC_IN8                        |
| 27     | 19     | 15     | 14      | PB1                                   | I/O      | ТТа           | -     | TIM3_CH4,<br>TIM14_CH1,<br>TIM1_CH3N,<br>USART3_RTS <sup>(5)</sup>                                                 | ADC_IN9                        |
| 28     | 20     | -      | -       | PB2                                   | I/O      | FT            | (6)   | -                                                                                                                  | -                              |
| 29     | 21     | -      | -       | PB10                                  | I/O      | FT            | -     | SPI2_SCK <sup>(5)</sup> ,<br>I2C1_SCL <sup>(2)</sup> ,<br>I2C2_SCL <sup>(3)(5)</sup> ,<br>USART3_TX <sup>(5)</sup> | -                              |
| 30     | 22     | -      | -       | PB11                                  | I/O      | FT            | -     | I2C1_SDA <sup>(2)</sup> ,<br>I2C2_SDA <sup>(3)(5)</sup> ,<br>EVENTOUT,<br>USART3_RX <sup>(5)</sup>                 | -                              |
| 31     | 23     | 16     | -       | VSS                                   | S        | -             | -     | Ground                                                                                                             |                                |
| 32     | 24     | 17     | 16      | VDD                                   | S        | -             | -     | Digital power supply                                                                                               |                                |
| 33     | 25     | -      | -       | PB12                                  | I/O      | FT            | -     | SPI1_NSS <sup>(2)</sup> ,<br>SPI2_NSS <sup>(3)(5)</sup> ,<br>TIM1_BKIN,<br>EVENTOUT,<br>USART3_CK <sup>(5)</sup>   | -                              |

Table 11. STM32F030x4/6/8/C pin definitions (continued)



| I      | Pin nu | mber   |         |                                       |          |               |       | Pin fun                                                                                                                                                              | octions                            |
|--------|--------|--------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| LQFP64 | LQFP48 | LQFP32 | TSSOP20 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                  | Additional functions               |
| 34     | 26     | -      | -       | PB13                                  | I/O      | FT            | -     | SPI1_SCK <sup>(2)</sup> ,<br>SPI2_SCK <sup>(3)(5)</sup> ,<br>I2C2_SCL <sup>(5)</sup> ,<br>TIM1_CH1N,<br>USART3_CTS <sup>(5)</sup>                                    | -                                  |
| 35     | 27     | -      | -       | PB14                                  | I/O      | FT            | -     | SPI1_MISO <sup>(2)</sup> ,<br>SPI2_MISO <sup>(3)(5)</sup> ,<br>I2C2_SDA <sup>(5)</sup> ,<br>TIM1_CH2N,<br>TIM15_CH1 <sup>(3)(5)</sup> ,<br>USART3_RTS <sup>(5)</sup> | -                                  |
| 36     | 28     | -      | -       | PB15                                  | I/O      | FT            | -     | SPI1_MOSI <sup>(2)</sup> ,<br>SPI2_MOSI <sup>(3)(5)</sup> ,<br>TIM1_CH3N,<br>TIM15_CH1N <sup>(3)(5)</sup> ,<br>TIM15_CH2 <sup>(3)(5)</sup>                           | RTC_REFIN,<br>WKPU7 <sup>(5)</sup> |
| 37     | -      | -      | -       | PC6                                   | I/O      | FT            | -     | TIM3_CH1                                                                                                                                                             | -                                  |
| 38     | -      | -      | -       | PC7                                   | I/O      | FT            | -     | TIM3_CH2                                                                                                                                                             | -                                  |
| 39     | -      | -      | -       | PC8                                   | I/O      | FT            | -     | TIM3_CH3                                                                                                                                                             | -                                  |
| 40     | -      | -      | -       | PC9                                   | I/O      | FT            | -     | TIM3_CH4                                                                                                                                                             | -                                  |
| 41     | 29     | 18     | -       | PA8                                   | I/O      | FT            | -     | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT,<br>MCO                                                                                                                          | -                                  |
| 42     | 30     | 19     | 17      | PA9                                   | I/O      | FT            | -     | USART1_TX,<br>TIM1_CH2,<br>TIM15_BKIN <sup>(3)(5)</sup><br>I2C1_SCL <sup>(2)(5)</sup>                                                                                | -                                  |
| 43     | 31     | 20     | 18      | PA10                                  | I/O      | FT            | -     | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN<br>I2C1_SDA <sup>(2)(5)</sup>                                                                                                  | -                                  |
| 44     | 32     | 21     | -       | PA11                                  | I/O      | FT            | -     | USART1_CTS,<br>TIM1_CH4,<br>EVENTOUT,<br>I2C2_SCL <sup>(5)</sup>                                                                                                     | -                                  |
| 45     | 33     | 22     | -       | PA12                                  | I/O      | FT            | -     | USART1_RTS,<br>TIM1_ETR,<br>EVENTOUT,<br>I2C2_SDA <sup>(5)</sup>                                                                                                     | -                                  |

Table 11. STM32F030x4/6/8/C pin definitions (continued)



### Table 12. Alternate functions selected through GPIOA AFR registers for port A Pin name AF0 AF1 AF2 AF3 AF4 AF5 AF6 USART1\_CTS<sup>(2)</sup> USART4\_TX<sup>(1)</sup> PA0 USART2\_CTS<sup>(1)(3)</sup> USART1\_RTS<sup>(2)</sup> TIM15\_CH1N<sup>(1)</sup> USART4\_RX<sup>(1)</sup> PA1 EVENTOUT -\_ -USART2\_RTS<sup>(1)(3)</sup> USART1\_TX<sup>(2)</sup> TIM15\_CH1<sup>(1)(3)</sup> PA2 ---USART2\_TX<sup>(1)(3)</sup> USART1\_RX<sup>(2)</sup> TIM15\_CH2<sup>(1)(3)</sup> PA3 ----USART2\_RX<sup>(1)(3)</sup> USART1\_CK<sup>(2)</sup> SPI1 NSS TIM14\_CH1 USART6\_TX<sup>(1)</sup> PA4 USART2\_CK<sup>(1)(3)</sup> USART6\_RX<sup>(1)</sup> SPI1\_SCK PA5 -----SPI1\_MISO USART3\_CTS<sup>(1)</sup> TIM16\_CH1 TIM3\_CH1 TIM1\_BKIN PA6 **EVENTOUT** -PA7 SPI1\_MOSI TIM3\_CH2 TIM1\_CH1N TIM14\_CH1 TIM17\_CH1 EVENTOUT -MCO USART1\_CK TIM1\_CH1 EVENTOUT -PA8 --TIM15\_BKIN<sup>(1)(3)</sup> I2C1\_SCL<sup>(1)(2)</sup> MCO<sup>(1)</sup> PA9 USART1\_TX TIM1\_CH2 --I2C1\_SDA<sup>(1)(2)</sup> PA10 TIM17\_BKIN USART1\_RX TIM1\_CH3 ---EVENTOUT USART1\_CTS TIM1\_CH4 SCL PA11 ---

# STM32F030x4/x6/x8/xC

| Bus  | Boundary address          | Size    | Peripheral            |
|------|---------------------------|---------|-----------------------|
| -    | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved              |
|      | 0x4800 1400 - 0x4800 17FF | 1 KB    | GPIOF                 |
|      | 0x4800 1000 - 0x4800 13FF | 1 KB    | Reserved              |
|      | 0x4800 0C00 - 0x4800 0FFF | 1 KB    | GPIOD                 |
| AHB2 | 0x4800 0800 - 0x4800 0BFF | 1 KB    | GPIOC                 |
|      | 0x4800 0400 - 0x4800 07FF | 1 KB    | GPIOB                 |
|      | 0x4800 0000 - 0x4800 03FF | 1 KB    | GPIOA                 |
| -    | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved              |
|      | 0x4002 3400 - 0x4002 43FF | 4 KB    | Reserved              |
|      | 0x4002 3000 - 0x4002 33FF | 1 KB    | CRC                   |
|      | 0x4002 2400 - 0x4002 2FFF | 3 KB    | Reserved              |
| AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB    | FLASH Interface       |
| АПВТ | 0x4002 1400 - 0x4002 1FFF | 3 KB    | Reserved              |
|      | 0x4002 1000 - 0x4002 13FF | 1 KB    | RCC                   |
|      | 0x4002 0400 - 0x4002 0FFF | 3 KB    | Reserved              |
|      | 0x4002 0000 - 0x4002 03FF | 1 KB    | DMA                   |
| -    | 0x4001 8000 - 0x4001 FFFF | 32 KB   | Reserved              |
|      | 0x4001 5C00 - 0x4001 7FFF | 9 KB    | Reserved              |
|      | 0x4001 5800 - 0x4001 5BFF | 1 KB    | DBGMCU                |
|      | 0x4001 4C00 - 0x4001 57FF | 3 KB    | Reserved              |
|      | 0x4001 4800 - 0x4001 4BFF | 1 KB    | TIM17                 |
|      | 0x4001 4400 - 0x4001 47FF | 1 KB    | TIM16                 |
|      | 0x4001 4000 - 0x4001 43FF | 1 KB    | TIM15 <sup>(1)</sup>  |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 KB    | Reserved              |
|      | 0x4001 3800 - 0x4001 3BFF | 1 KB    | USART1                |
|      | 0x4001 3400 - 0x4001 37FF | 1 KB    | Reserved              |
| APB  | 0x4001 3000 - 0x4001 33FF | 1 KB    | SPI1                  |
|      | 0x4001 2C00 - 0x4001 2FFF | 1 KB    | TIM1                  |
|      | 0x4001 2800 - 0x4001 2BFF | 1 KB    | Reserved              |
|      | 0x4001 2400 - 0x4001 27FF | 1 KB    | ADC                   |
|      | 0x4001 1800 - 0x4001 23FF | 3 KB    | Reserved              |
|      | 0x4001 1400 - 0x4001 17FF | 1 KB    | USART6 <sup>(2)</sup> |
|      | 0x4001 0800 - 0x4001 13FF | 3 KB    | Reserved              |
|      | 0x4001 0400 - 0x4001 07FF | 1 KB    | EXTI                  |
|      | 0x4001 0000 - 0x4001 03FF | 1 KB    | SYSCFG                |

 Table 17. STM32F030x4/x6/x8/xC peripheral register boundary addresses

DocID024849 Rev 3



# 6 Electrical characteristics

# 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to  $V_{SS}$ .

# 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

# 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = V_{DDA} = 3.3$  V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2\sigma$ ).

# 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

# 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 10*.

# 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 11*.





# 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 18: Voltage characteristics*, *Table 19: Current characteristics* and *Table 20: Thermal characteristics* may cause permanent damage to the device. These are stress *ratings* only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                           | Min                  | Мах                                     | Unit |
|-----------------------------------|---------------------------------------------------|----------------------|-----------------------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>  | External main supply voltage                      | -0.3                 | 4.0                                     | V    |
| V <sub>DDA</sub> -V <sub>SS</sub> | External analog supply voltage                    | -0.3                 | 4.0                                     | V    |
| V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for $V_{DD} > V_{DDA}$ | -                    | 0.4                                     | V    |
|                                   | Input voltage on FT and FTf pins                  | V <sub>SS</sub> -0.3 | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V    |
| V <sub>IN</sub> <sup>(2)</sup>    | Input voltage on TTa pins                         | V <sub>SS</sub> –0.3 | 4.0                                     | V    |
| VIN'                              | BOOT0                                             | 0                    | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V    |
|                                   | Input voltage on any other pin                    |                      | 4.0                                     | V    |
| $ \Delta V_{DDx} $                | Variations between different $V_{DD}$ power pins  | -                    | 50                                      | mV   |
| V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins  | -                    | 50                                      | mV   |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage                   |                      | .12: Electrical<br>acteristics          | -    |

| Table 18. Voltage c | haracteristics <sup>(1)</sup> |
|---------------------|-------------------------------|
|---------------------|-------------------------------|

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 19: Current characteristics* for the maximum allowed injected current values.

3.  $V_{DDIOx}$  is internally connected with VDD pin.



| Symbol           | Parameter                                                              | Conditions                                                    | Min  | Мах                                  | Unit |
|------------------|------------------------------------------------------------------------|---------------------------------------------------------------|------|--------------------------------------|------|
| V <sub>DDA</sub> | Analog operating voltage                                               | Must have a potential equal to or higher than $V_{\text{DD}}$ | 2.4  | 3.6                                  | V    |
|                  |                                                                        | TC and RST I/O                                                | -0.3 | V <sub>DDIOx</sub> +0.3              |      |
| M                |                                                                        | TTa I/O                                                       | -0.3 | V <sub>DDA</sub> +0.3 <sup>(2)</sup> | V    |
| V <sub>IN</sub>  | I/O input voltage                                                      | FT and FTf I/O                                                | -0.3 | 5.5 <sup>(2)</sup>                   | v    |
|                  |                                                                        | BOOT0                                                         | 0    | 5.5                                  |      |
|                  | Power dissipation at $T_A = 85 \text{ °C}$ for suffix 6 <sup>(1)</sup> | LQFP64                                                        | -    | 455                                  |      |
| Р                |                                                                        | LQFP48                                                        | -    | 364                                  | mW   |
| P <sub>D</sub>   |                                                                        | LQFP32                                                        | -    | 357                                  | mvv  |
|                  |                                                                        | TSSOP20                                                       | -    | 263                                  |      |
| T <sub>A</sub>   | Ambient temperature for the                                            | Maximum power dissipation                                     | -40  | 85                                   | ŝ    |
|                  | suffix 6 version                                                       | Low power dissipation <sup>(2)</sup>                          | -40  | 105                                  | °C   |
| TJ               | Junction temperature range                                             | Suffix 6 version                                              | -40  | 105                                  | °C   |

Table 21. General operating conditions (continued)

1. If  $T_A$  is lower, higher  $\mathsf{P}_D$  values are allowed as long as  $\mathsf{T}_J$  does not exceed  $\mathsf{T}_{Jmax}.$ 

2. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.5: Thermal characteristics).

# 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 22* are derived from tests performed under the ambient temperature condition summarized in *Table 21*.

| Symbol            | Parameter                       | Conditions  | Min | Max | Unit |
|-------------------|---------------------------------|-------------|-----|-----|------|
| t <sub>VDD</sub>  | V <sub>DD</sub> rise time rate  | 0 ∞<br>20 ∞ | ∞   |     |      |
|                   | V <sub>DD</sub> fall time rate  |             | 20  | ∞   |      |
| +                 | V <sub>DDA</sub> rise time rate |             | 0   | ∞   | µs/V |
| t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | -           | 20  | ∞   |      |

Table 22. Operating conditions at power-up / power-down

# 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 23* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Symbol                              | Parameter           | Conditions                  | Min                 | Тур  | Max                 | Unit |
|-------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down | Falling edge <sup>(2)</sup> | 1.80                | 1.88 | 1.96 <sup>(3)</sup> | V    |
| * POR/PDR                           | reset threshold     | Rising edge                 | 1.84 <sup>(3)</sup> | 1.92 | 2.00                | V    |



| Symbol           | Parameter                         | Conditions                      |                                                                | Typ @V <sub>DD</sub><br>(V <sub>DD</sub> = V <sub>DDA</sub> ) | Max <sup>(1)</sup>     | Unit |
|------------------|-----------------------------------|---------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|------------------------|------|
|                  |                                   |                                 |                                                                | 3.6 V                                                         | T <sub>A</sub> = 85 °C |      |
|                  | Supply current in                 | Regulator in run mode           | , all oscillators OFF                                          | 19                                                            | 48                     |      |
| I <sub>DD</sub>  | Stop mode                         | Regulator in low-powe           | r mode, all oscillators OFF                                    | 5                                                             | 32                     |      |
|                  | Supply current in<br>Standby mode | LSI ON and IWDG ON              |                                                                | 2                                                             | -                      |      |
|                  | Supply current in Stop mode       | Stop mode                       | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 2.9                                                           | 3.5                    |      |
|                  | Supply current in                 | V <sub>DDA</sub> monitoring ON  | LSI ON and IWDG ON                                             | 3.3                                                           | -                      | μA   |
|                  | Standby mode                      |                                 | LSI OFF and IWDG OFF                                           | 2.8                                                           | 3.5                    |      |
| I <sub>DDA</sub> | Supply current in<br>Stop mode    |                                 | Regulator in run or low-<br>power mode, all<br>oscillators OFF | 1.7                                                           | -                      |      |
|                  | Supply current in                 | V <sub>DDA</sub> monitoring OFF | LSI ON and IWDG ON                                             | 2.3                                                           | -                      |      |
|                  | Standby mode                      |                                 | LSI OFF and IWDG OFF                                           | 1.4                                                           | -                      |      |

Table 27. Typical and maximum consumption in Stop and Standby modes

1. Data based on characterization results, not tested in production unless otherwise specified.

# Typical current consumption

The MCU is placed under the following conditions:

- V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V
- All I/O pins are in analog input configuration
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency:
  - 0 wait state and Prefetch OFF from 0 to 24 MHz
  - 1 wait state and Prefetch ON above 24 MHz
- When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub>
- PLL is used for frequencies greater than 8 MHz
- AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively



| Symbol                 | Parameter                | Conditions            | Typ @Vdd =<br>Vdda | Max | Unit |  |  |  |  |  |
|------------------------|--------------------------|-----------------------|--------------------|-----|------|--|--|--|--|--|
|                        |                          |                       | = 3.3 V            |     |      |  |  |  |  |  |
| t <sub>WUSTOP</sub>    | Wakeup from Stop mode    | Regulator in run mode | 2.8                | 5   |      |  |  |  |  |  |
| t <sub>WUSTANDBY</sub> | Wakeup from Standby mode | -                     | 51                 | -   | μs   |  |  |  |  |  |
| t <sub>WUSLEEP</sub>   | Wakeup from Sleep mode   | -                     | 4 SYSCLK<br>cycles | -   | F -  |  |  |  |  |  |

Table 30. Low-power mode wakeup timings

# 6.3.7 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in *Figure 14: High-speed external clock source AC timing diagram*.

| Symbol                                       | Symbol         Parameter <sup>(1)</sup> f <sub>HSE_ext</sub> User external clock source frequency |                 | Тур | Мах                    | Unit |  |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|-----|------------------------|------|--|--|--|--|
| f <sub>HSE_ext</sub>                         |                                                                                                   |                 | 8   | 32                     | MHz  |  |  |  |  |
| V <sub>HSEH</sub>                            | V <sub>HSEH</sub> OSC_IN input pin high level voltage                                             |                 | -   | V <sub>DDIOx</sub>     | V    |  |  |  |  |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage                                                                | V <sub>SS</sub> | -   | 0.3 V <sub>DDIOx</sub> | v    |  |  |  |  |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time                                                                           | 15              | -   | -                      | ns   |  |  |  |  |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub>   | OSC_IN rise or fall time                                                                          | -               | -   | 20                     | 115  |  |  |  |  |

Table 31. High-speed external user clock characteristics

1. Guaranteed by design, not tested in production.







| Symbol                              | Parameter                   | Conditions <sup>(1)</sup>                                  | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit       |
|-------------------------------------|-----------------------------|------------------------------------------------------------|--------------------|-----|--------------------|------------|
|                                     |                             | During startup <sup>(3)</sup>                              | -                  | -   | 8.5                | mA<br>mA/V |
| I <sub>DD</sub>                     | HSE current consumption     | V <sub>DD</sub> = 3.3 V,<br>Rm = 45 Ω<br>CL = 10 pF@8 MHz  | -                  | 0.5 | -                  | mA         |
|                                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω<br>CL = 20 pF@32 MHz | -                  | 1.5 | -                  |            |
| 9 <sub>m</sub>                      | Oscillator transconductance | Startup                                                    | 10                 | -   | -                  | mA/V       |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                | $V_{DD}$ is stabilized                                     | -                  | 2   | -                  | ms         |

| Table 33. | HSE | oscillator | characteristics |
|-----------|-----|------------|-----------------|
|-----------|-----|------------|-----------------|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

- 2. Guaranteed by design, not tested in production.
- 3. This consumption level occurs during the first 2/3 of the  $t_{SU(HSE)}$  startup time

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 16*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

### Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.





1.  $R_{EXT}$  value depends on the crystal characteristics.

# Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results



# 6.3.8 Internal clock source characteristics

The parameters given in *Table 35* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. The provided curves are characterization results, not tested in production.

# High-speed internal (HSI) RC oscillator

| Symbol                | Parameter                                           | Conditions                   | Min               | Тур               | Max               | Unit |
|-----------------------|-----------------------------------------------------|------------------------------|-------------------|-------------------|-------------------|------|
| f <sub>HSI</sub>      | Frequency                                           | -                            | -                 | 8                 | -                 | MHz  |
| TRIM                  | HSI user trimming step                              | -                            | -                 | -                 | 1 <sup>(2)</sup>  | %    |
| DuCy <sub>HSI</sub>   | Duty cycle                                          | -                            | 45 <sup>(2)</sup> | -                 | 55 <sup>(2)</sup> | %    |
| ACC <sub>HSI</sub>    | Accuracy of the HSI oscillator (factory calibrated) | $T_A = -40$ to $85^{\circ}C$ | -                 | ±5                | -                 | %    |
| ACCHSI                |                                                     | $T_A = 25^{\circ}C$          | -                 | ±1 <sup>(3)</sup> | -                 | %    |
| t <sub>SU(HSI)</sub>  | HSI oscillator startup time                         | -                            | 1 <sup>(2)</sup>  | -                 | 2 <sup>(2)</sup>  | μs   |
| I <sub>DDA(HSI)</sub> | HSI oscillator power<br>consumption                 | -                            | -                 | 80                | -                 | μA   |

Table 35. HSI oscillator characteristics<sup>(1)</sup>

1.  $V_{DDA}$  = 3.3 V, T<sub>A</sub> = -40 to 85°C unless otherwise specified.

2. Guaranteed by design, not tested in production.

3. With user calibration.

# High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC)

# Table 36. HSI14 oscillator characteristics<sup>(1)</sup>

| Symbol                  | Parameter                                             | Conditions           | Min               | Тур | Max               | Unit |
|-------------------------|-------------------------------------------------------|----------------------|-------------------|-----|-------------------|------|
| f <sub>HSI14</sub>      | Frequency                                             | -                    | -                 | 14  | -                 | MHz  |
| TRIM                    | HSI14 user-trimming step                              | -                    | -                 | -   | 1 <sup>(2)</sup>  | %    |
| DuCy <sub>(HSI14)</sub> | Duty cycle                                            | -                    | 45 <sup>(2)</sup> | -   | 55 <sup>(2)</sup> | %    |
| ACC <sub>HSI14</sub>    | Accuracy of the HSI14 oscillator (factory calibrated) | $T_A = -40$ to 85 °C | -                 | ±5  | -                 | %    |
| t <sub>su(HSI14)</sub>  | HSI14 oscillator startup time                         | -                    | 1 <sup>(2)</sup>  | -   | 2 <sup>(2)</sup>  | μs   |
| I <sub>DDA(HSI14)</sub> | HSI14 oscillator power<br>consumption                 | -                    | -                 | 100 | -                 | μA   |

1.  $V_{DDA} = 3.3$  V,  $T_A = -40$  to 85 °C unless otherwise specified.

2. Guaranteed by design, not tested in production.

# Low-speed internal (LSI) RC oscillator

# Table 37. LSI oscillator characteristics<sup>(1)</sup>

| Symbol           | Parameter | Min | Тур | Max | Unit |
|------------------|-----------|-----|-----|-----|------|
| f <sub>LSI</sub> | Frequency | 30  | 40  | 50  | kHz  |



| Symbol                | Ratings                                               | Conditions                                                  | Packages | Class                                  | Maximum<br>value <sup>(1)</sup>          | Unit |  |  |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------|----------|----------------------------------------|------------------------------------------|------|--|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25 \text{ °C}$ , conforming<br>to JESD22-A114       | All      | 2                                      | 2000                                     | V    |  |  |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25 \text{ °C}$ , conforming<br>to ANSI/ESD STM5.3.1 | All      | C4 <sup>(2)</sup><br>C3 <sup>(3)</sup> | 500 <sup>(2)</sup><br>250 <sup>(3)</sup> | V    |  |  |

Table 43. ESD absolute maximum ratings

1. Data based on characterization results, not tested in production.

2. Applicable to STM32F030xC

3. Applicable to STM32F030x4, STM32F030x6, and STM32F030x8

# Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

### Table 44. Electrical sensitivities

| Symbol | Parameter             | Conditions                                    | Class      |  |
|--------|-----------------------|-----------------------------------------------|------------|--|
| LU     | Static latch-up class | $T_A = +105 \text{ °C conforming to JESD78A}$ | II level A |  |

# 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DDIOx}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

# Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A/+0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in Table 45.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.





Figure 18. TC and TTa I/O input characteristics

Figure 19. Five volt tolerant (FT and FTf) I/O input characteristics





DocID024849 Rev 3



### Figure 22. ADC accuracy characteristics





1. Refer to Table 50: ADC characteristics for the values of  $R_{AIN}$ ,  $R_{ADC}$  and  $C_{ADC}$ .

 C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 12: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



Table 65. Document revision history (continued)



