



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 48MHz                                                                   |
| Connectivity               | I²C, SPI, UART/USART                                                    |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 26                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 4K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                             |
| Data Converters            | A/D 12x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-LQFP                                                                 |
| Supplier Device Package    | 32-LQFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f030k6t6tr |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- 1. TIMER6, TIMER15, SPI, USART2 and I2C2 are available on STM32F030x8/C devices only.
- 2. USART3, USART4, USART5, USART6 and TIMER7 are available on STM32F030xC devices only.



#### STM32F030x4/x6/x8/xC



- 1. Applies to STM32F030x4/x6/xC devices.
- 2. Applies to STM32F030x8/xC devices.
- 3. Applies to STM32F030xC devices.

#### 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions.



# 3.13 Inter-integrated circuit interfaces (I<sup>2</sup>C)

Up to two I2C interfaces (I2C1 and I2C2) can operate in multimaster or slave modes. Both can support Standard mode (up to 100 kbit/s) or Fast mode (up to 400 kbit/s). I2C1 also supports Fast Mode Plus (up to 1 Mbit/s), with 20 mA output drive.

Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). They also include programmable analog and digital noise filters.

| -                                   | Analog filter                                         | Digital filter                                                                                       |  |  |  |  |  |
|-------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pulse width of<br>suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15<br>I2C peripheral clocks                                            |  |  |  |  |  |
| Benefits                            | Available in Stop mode                                | <ol> <li>Extra filtering capability vs.<br/>standard requirements.</li> <li>Stable length</li> </ol> |  |  |  |  |  |
| Drawbacks                           | Variations depending on temperature, voltage, process | -                                                                                                    |  |  |  |  |  |

In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management

The I2C interfaces can be served by the DMA controller.

Refer to Table 7 for the differences between I2C1 and I2C2.

| I2C features                                                 | I2C1 | I2C2 <sup>(2)</sup> |
|--------------------------------------------------------------|------|---------------------|
| 7-bit addressing mode                                        | Х    | Х                   |
| 10-bit addressing mode                                       | Х    | Х                   |
| Standard mode (up to 100 kbit/s)                             | Х    | Х                   |
| Fast mode (up to 400 kbit/s)                                 | Х    | Х                   |
| Fast Mode Plus (up to 1 Mbit/s), with 20mA output drive I/Os | Х    | -                   |
| Independent clock                                            | Х    | -                   |
| SMBus                                                        | Х    | -                   |
| Wakeup from STOP                                             | -    | -                   |

| Table 7. STM32F030x4/x6/x8/xC I <sup>2</sup> C implementation <sup>(1)</sup> |
|------------------------------------------------------------------------------|
|------------------------------------------------------------------------------|

1. X =supported.

2. Only available on STM32F030x8/C devices.

# 3.14 Universal synchronous/asynchronous receiver/transmitter (USART)

The device embeds up to six universal synchronous/asynchronous receivers/transmitters that communicate at speeds of up to 6 Mbit/s.



| Symbol           | Parameter                                                              | Conditions                                                    | Min  | Мах                                  | Unit |
|------------------|------------------------------------------------------------------------|---------------------------------------------------------------|------|--------------------------------------|------|
| V <sub>DDA</sub> | Analog operating voltage                                               | Must have a potential equal to or higher than $V_{\text{DD}}$ | 2.4  | 3.6                                  | V    |
|                  |                                                                        | TC and RST I/O                                                | -0.3 | V <sub>DDIOx</sub> +0.3              |      |
| M                |                                                                        | TTa I/O                                                       | -0.3 | V <sub>DDA</sub> +0.3 <sup>(2)</sup> | V    |
| V <sub>IN</sub>  | I/O input voltage                                                      | FT and FTf I/O                                                | -0.3 | 5.5 <sup>(2)</sup>                   | V    |
|                  |                                                                        | BOOT0                                                         | 0    | 5.5                                  |      |
|                  | Power dissipation at $T_A = 85 \text{ °C}$ for suffix 6 <sup>(1)</sup> | LQFP64                                                        | -    | 455                                  |      |
| Р                |                                                                        | LQFP48                                                        | -    | 364                                  | mW   |
| P <sub>D</sub>   |                                                                        | LQFP32                                                        | -    | 357                                  | mvv  |
|                  |                                                                        | TSSOP20                                                       | -    | 263                                  |      |
| T <sub>A</sub>   | Ambient temperature for the                                            | Maximum power dissipation                                     | -40  | 85                                   | °C   |
|                  | suffix 6 version                                                       | Low power dissipation <sup>(2)</sup>                          | -40  | 105                                  | U    |
| TJ               | Junction temperature range                                             | Suffix 6 version                                              | -40  | 105                                  | °C   |

Table 21. General operating conditions (continued)

1. If  $T_A$  is lower, higher  $\mathsf{P}_D$  values are allowed as long as  $\mathsf{T}_J$  does not exceed  $\mathsf{T}_{Jmax}.$ 

2. In low power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.5: Thermal characteristics).

## 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 22* are derived from tests performed under the ambient temperature condition summarized in *Table 21*.

| Symbol            | Parameter                       | Conditions | Min | Max | Unit |
|-------------------|---------------------------------|------------|-----|-----|------|
| t <sub>VDD</sub>  | V <sub>DD</sub> rise time rate  | _          | 0   | ∞   | uo// |
|                   | V <sub>DD</sub> fall time rate  | -          | 20  | ∞   |      |
|                   | V <sub>DDA</sub> rise time rate |            | 0   | ∞   | µs/V |
| t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate |            | 20  | ∞   |      |

Table 22. Operating conditions at power-up / power-down

### 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 23* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Symbol                              | Parameter       | Conditions                  | Min                 | Тур  | Max                 | Unit |
|-------------------------------------|-----------------|-----------------------------|---------------------|------|---------------------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup> | reset threshold | Falling edge <sup>(2)</sup> | 1.80                | 1.88 | 1.96 <sup>(3)</sup> | V    |
|                                     |                 | Rising edge                 | 1.84 <sup>(3)</sup> | 1.92 | 2.00                | V    |



| 14610 2011                           |                     |            |      |      |      |      |  |
|--------------------------------------|---------------------|------------|------|------|------|------|--|
| Symbol                               | Parameter           | Conditions | Min  | Тур  | Max  | Unit |  |
| V <sub>PDRhyst</sub>                 | PDR hysteresis      | -          | -    | 40   | -    | mV   |  |
| t <sub>RSTTEMPO</sub> <sup>(4)</sup> | Reset temporization | -          | 1.50 | 2.50 | 4.50 | ms   |  |

#### Table 23. Embedded reset and power control block characteristics (continued)

1. The PDR detector monitors  $V_{DD}$  and also  $V_{DDA}$  (if kept enabled in the option bytes). The POR detector monitors only  $V_{DD}.$ 

2. The product behavior is guaranteed by design down to the minimum  $V_{\mbox{POR/PDR}}$  value.

3. Data based on characterization results, not tested in production.

4. Guaranteed by design, not tested in production.

#### 6.3.4 Embedded reference voltage

The parameters given in *Table 24* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Table 24. Linbedded internal reference voltage |                                                                    |                                |                     |      |                    |        |
|------------------------------------------------|--------------------------------------------------------------------|--------------------------------|---------------------|------|--------------------|--------|
| Symbol                                         | Parameter                                                          | Conditions                     | Min                 | Тур  | Max                | Unit   |
| V <sub>REFINT</sub>                            | Internal reference<br>voltage                                      | -40°C < T <sub>A</sub> < +85°C | 1.2                 | 1.23 | 1.25               | V      |
| t <sub>START</sub>                             | ADC_IN17 buffer startup time                                       | -                              | -                   | -    | 10 <sup>(1)</sup>  | μs     |
| t <sub>S_vrefint</sub>                         | ADC sampling time when reading the internal reference voltage      | -                              | 4 <sup>(1)</sup>    | -    | -                  | μs     |
| $\Delta V_{REFINT}$                            | Internal reference<br>voltage spread over the<br>temperature range | V <sub>DDA</sub> = 3 V         | -                   | -    | 10 <sup>(1)</sup>  | mV     |
| T <sub>Coeff</sub>                             | Temperature coefficient                                            | -                              | -100 <sup>(1)</sup> | -    | 100 <sup>(1)</sup> | ppm/°C |

Table 24. Embedded internal reference voltage

1. Guaranteed by design, not tested in production.

### 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.



|        |                                         |                             | f <sub>HCLK</sub> | V <sub>DDA</sub> |                                     |      |
|--------|-----------------------------------------|-----------------------------|-------------------|------------------|-------------------------------------|------|
| Symbol | Parameter                               | Conditions <sup>(2)</sup>   |                   | Turn             | Max @ T <sub>A</sub> <sup>(3)</sup> | Unit |
|        |                                         |                             |                   | Тур              | 85 °C                               |      |
|        |                                         | HSE bypass, PLL on          | 48 MHz            | 175              | 215                                 |      |
|        |                                         | TIGE bypass, FLE OII        | 48 MHz            | 160              | 192                                 |      |
|        | Supply current in<br>Run or Sleep mode, | HSE bypass, PLL off         | 8 MHz             | 3.9              | 4.9                                 |      |
|        |                                         |                             | 8 MHz             | 3.7              | 4.6                                 |      |
|        |                                         |                             | 1 MHz             | 3.9              | 4.1                                 |      |
| 00/1   | code executing<br>from Flash memory     |                             | 1 MHz             | 3.3              | 4.4                                 | μA   |
|        | or RAM                                  | or RAM<br>HSI clock, PLL on | 48 MHz            | 244              | 275                                 |      |
|        |                                         |                             | 48 MHz            | 235              | 275                                 |      |
|        |                                         | HSI clock, PLL off          | 8 MHz             | 85               | 105                                 |      |
|        |                                         |                             | 8 MHz             | 77               | 92                                  |      |

|                               |                          | (4)                                          |
|-------------------------------|--------------------------|----------------------------------------------|
| Table 26. Typical and maximum | current consumption fron | n the V <sub>DDA</sub> supply <sup>(1)</sup> |

1. The gray shading is used to distinguish the values for STM32F030xC devices.

 Current consumption from the V<sub>DDA</sub> supply is independent of whether the digital peripherals are enabled or disabled, being in Run or Sleep mode or executing from Flash or RAM. Furthermore, when the PLL is off, I<sub>DDA</sub> is independent of the frequency.

3. Data based on characterization results, not tested in production.



Table 37. LSI oscillator characteristics<sup>(1)</sup>

| Symbol                               | Parameter                        | Min | Тур  | Max | Unit |
|--------------------------------------|----------------------------------|-----|------|-----|------|
| t <sub>su(LSI)</sub> <sup>(2)</sup>  | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | -   | μΑ   |

1.  $V_{DDA}$  = 3.3 V,  $T_A$  = -40 to 85 °C unless otherwise specified.

2. Guaranteed by design, not tested in production.

### 6.3.9 PLL characteristics

The parameters given in *Table 38* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Symbol                | Parameter                      |                   | Unit |                    |      |
|-----------------------|--------------------------------|-------------------|------|--------------------|------|
| Symbol                | Farameter                      | Min               | Тур  | Max                | Unit |
| f                     | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | 8.0  | 24 <sup>(2)</sup>  | MHz  |
| f <sub>PLL_IN</sub>   | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -    | 60 <sup>(2)</sup>  | %    |
| f <sub>PLL_OUT</sub>  | PLL multiplier output clock    | 16 <sup>(2)</sup> | -    | 48                 | MHz  |
| t <sub>LOCK</sub>     | PLL lock time                  | -                 | -    | 200 <sup>(2)</sup> | μs   |
| Jitter <sub>PLL</sub> | Cycle-to-cycle jitter          | -                 | -    | 300 <sup>(2)</sup> | ps   |

#### Table 38. PLL characteristics

1. Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.

2. Guaranteed by design, not tested in production.

### 6.3.10 Memory characteristics

#### Flash memory

The characteristics are given at  $T_A = -40$  to 85 °C unless otherwise specified.

| Symbol             | Parameter                      | Conditions                     |     | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|--------------------------------|--------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time        | $T_A = -40$ to +85 °C          | -   | 53.5 | -                  | μs   |
| t <sub>ERASE</sub> | Page erase time <sup>(2)</sup> | T <sub>A</sub> = -40 to +85 °C | -   | 30   | -                  | ms   |
| t <sub>ME</sub>    | Mass erase time                | T <sub>A</sub> = -40 to +85 °C | -   | 30   | -                  | ms   |
| 1                  | Supply ourrant                 | Write mode                     | -   | -    | 10                 | mA   |
| IDD                | Supply current                 | Erase mode                     | -   | -    | 12                 | mA   |
| V <sub>prog</sub>  | Programming voltage            | -                              | 2.4 | -    | 3.6                | V    |

| Table 39. | Flash memory | characteristics |
|-----------|--------------|-----------------|
|-----------|--------------|-----------------|

1. Guaranteed by design, not tested in production.

2. Page size is 1KB for STM32F030x4/6/8 devices and 2KB for STM32F030xC devices



The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol           | Parameter  | Conditions                                                                                                   | Monitored        | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit |  |  |  |  |
|------------------|------------|--------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------|------|--|--|--|--|
|                  | Faranieter | Conditions                                                                                                   | frequency band   | 8/48 MHz                                       | Unit |  |  |  |  |
|                  |            | $V_{DD} = 3.6 \text{ V}, \text{ T}_{A} = 25 \text{ °C},$<br>LQFP100 package<br>compliant with<br>IEC 61967-2 | 0.1 to 30 MHz    | -3                                             |      |  |  |  |  |
| 6                | Peak level |                                                                                                              | 30 to 130 MHz    | 23                                             | dBµV |  |  |  |  |
| S <sub>EMI</sub> | Peak level |                                                                                                              | 130 MHz to 1 GHz | 17                                             |      |  |  |  |  |
|                  |            |                                                                                                              | EMI Level        | 4                                              | -    |  |  |  |  |

#### Table 42. EMI characteristics

#### 6.3.12 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### **Electrostatic discharge (ESD)**

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.



| Symbol                | Ratings Conditions                                    |                                                             | Packages | Class                                  | Maximum<br>value <sup>(1)</sup>          | Unit |  |  |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------|----------|----------------------------------------|------------------------------------------|------|--|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25 \text{ °C}$ , conforming to JESD22-A114          | All      | 2                                      | 2000                                     | V    |  |  |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25 \text{ °C}$ , conforming<br>to ANSI/ESD STM5.3.1 | All      | C4 <sup>(2)</sup><br>C3 <sup>(3)</sup> | 500 <sup>(2)</sup><br>250 <sup>(3)</sup> | V    |  |  |

Table 43. ESD absolute maximum ratings

1. Data based on characterization results, not tested in production.

2. Applicable to STM32F030xC

3. Applicable to STM32F030x4, STM32F030x6, and STM32F030x8

#### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

#### Table 44. Electrical sensitivities

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +105 \text{ °C conforming to JESD78A}$ | II level A |

### 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DDIOx}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A/+0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in Table 45.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.





Figure 18. TC and TTa I/O input characteristics

Figure 19. Five volt tolerant (FT and FTf) I/O input characteristics





| OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol                  | Parameter                                                             | Conditions                                                          | Min                                                | Max | Unit |  |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|-----|------|--|
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      |                                                                     |                                                    | 2   | MHz  |  |
| x0                                     | t <sub>f(IO)out</sub>   | Output fall time                                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.4 \text{ V}$                  | -                                                  | 125 | 20   |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                                                      |                                                                     | -                                                  | 125 | ns   |  |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      |                                                                     | -                                                  | 10  | MHz  |  |
| 01                                     | t <sub>f(IO)out</sub>   | Output fall time                                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.4 \text{ V}$                  | -                                                  | 25  | 20   |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                                                      |                                                                     | -                                                  | 25  | ns   |  |
|                                        |                         |                                                                       | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                  | -                                                  | 50  |      |  |
|                                        | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                  | -                                                  | 30  | MHz  |  |
|                                        |                         |                                                                       | $C_L = 50 \text{ pF}, 2.4 \text{ V} \leq V_{DDIOx} < 2.7 \text{ V}$ | -                                                  | 20  |      |  |
|                                        |                         | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                    |                                                                     | -                                                  | 5   |      |  |
| 11                                     | t <sub>f(IO)out</sub>   | t <sub>f(IO)out</sub>                                                 | Output fall time                                                    | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 8    |  |
|                                        |                         |                                                                       | $C_L$ = 50 pF, 2.4 V $\leq$ V <sub>DDIOx</sub> < 2.7 V              | -                                                  | 12  |      |  |
|                                        |                         |                                                                       | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                  | -                                                  | 5   | ns   |  |
|                                        | t <sub>r(IO)out</sub>   | Output rise time                                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$                  | -                                                  | 8   |      |  |
|                                        |                         |                                                                       | $C_L$ = 50 pF, 2.4 V $\leq$ V <sub>DDIOx</sub> < 2.7 V              | -                                                  | 12  |      |  |
| Fm+                                    | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                      |                                                                     | -                                                  | 2   | MHz  |  |
| configuration                          | t <sub>f(IO)out</sub>   | Output fall time                                                      | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.4 \text{ V}$                  | -                                                  | 12  |      |  |
| (4)                                    | t <sub>r(IO)out</sub>   | Output rise time                                                      | 1                                                                   |                                                    | 34  | ns   |  |
| -                                      | t <sub>EXTIpw</sub>     | Pulse width of external<br>signals detected by the<br>EXTI controller | -                                                                   | 10                                                 | -   | ns   |  |

Table 48. I/O AC characteristics<sup>(1)(2)</sup>

1. The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0360 reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design, not tested in production.

3. The maximum frequency is defined in *Figure 20*.

 When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0360 for a detailed description of Fm+ I/O configuration.





#### Figure 20. I/O AC characteristics definition

### 6.3.15 NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor,  $\mathsf{R}_{\mathsf{PU}}.$ 

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Symbol                 | Parameter                                          | Parameter Conditions Min |                                             | Тур | Мах                                      | Unit |
|------------------------|----------------------------------------------------|--------------------------|---------------------------------------------|-----|------------------------------------------|------|
| V <sub>IL(NRST)</sub>  | NRST input low level voltage                       | -                        | -                                           | -   | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup> | v    |
| V <sub>IH(NRST)</sub>  | NRST input high level voltage                      | -                        | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | -   | -                                        | v    |
| V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage<br>hysteresis         | -                        | -                                           | 200 | -                                        | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent<br>resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$        | 25                                          | 40  | 55                                       | kΩ   |
| V <sub>F(NRST)</sub>   | NRST input filtered pulse                          | -                        | -                                           | -   | 100 <sup>(1)</sup>                       | ns   |
|                        | NRST input not filtered pulse                      | $2.7 < V_{DD} < 3.6$     | 300 <sup>(3)</sup>                          | -   | -                                        | ns   |
| V <sub>NF(NRST)</sub>  |                                                    | $2.4 < V_{DD} < 3.6$     | 500 <sup>(3)</sup>                          | -   | -                                        | 113  |

 Table 49. NRST pin characteristics

1. Data based on design simulation only. Not tested in production.

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series
resistance is minimal (~10% order).

3. Data based on design simulation only. Not tested in production.





Figure 26. SPI timing diagram - master mode

1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}.$ 



| Cumb al | millimeters |        |       | inches <sup>(1)</sup> |        |        |  |
|---------|-------------|--------|-------|-----------------------|--------|--------|--|
| Symbol  | Min         | Тур    | Мах   | Min                   | Тур    | Max    |  |
| b       | 0.170       | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| С       | 0.090       | -      | 0.200 | 0.0035                | -      | 0.0079 |  |
| D       | -           | 12.000 | -     | -                     | 0.4724 | -      |  |
| D1      | -           | 10.000 | -     | -                     | 0.3937 | -      |  |
| D3      | -           | 7.500  | -     | -                     | 0.2953 | -      |  |
| E       | -           | 12.000 | -     | -                     | 0.4724 | -      |  |
| E1      | -           | 10.000 | -     | -                     | 0.3937 | -      |  |
| E3      | -           | 7.500  | -     | -                     | 0.2953 | -      |  |
| е       | -           | 0.500  | -     | -                     | 0.0197 | -      |  |
| К       | 0°          | 3.5°   | 7°    | 0°                    | 3.5°   | 7°     |  |
| L       | 0.450       | 0.600  | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1      | -           | 1.000  | -     | -                     | 0.0394 | -      |  |
| CCC     | -           | -      | 0.080 | -                     | -      | 0.0031 |  |

Table 59. LQFP64 mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



#### Figure 28. LQFP64 recommended footprint

1. Dimensions are expressed in millimeters.



| Cumhal |       | millimeters |       |        |        |        |  |  |
|--------|-------|-------------|-------|--------|--------|--------|--|--|
| Symbol | Min   | Тур         | Мах   | Min    | Тур    | Max    |  |  |
| E1     | 6.800 | 7.000       | 7.200 | 0.2677 | 0.2756 | 0.2835 |  |  |
| E3     | -     | 5.500       | -     | -      | 0.2165 | -      |  |  |
| е      | -     | 0.500       | -     | -      | 0.0197 | -      |  |  |
| L      | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236 | 0.0295 |  |  |
| L1     | -     | 1.000       | -     | -      | 0.0394 | -      |  |  |
| k      | 0°    | 3.5°        | 7°    | 0°     | 3.5°   | 7°     |  |  |
| CCC    | -     | -           | 0.080 | -      | -      | 0.0031 |  |  |

Table 60. LQFP48 mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 31. LQFP48 recommended footprint

1. Dimensions are expressed in millimeters.



## 7.4 TSSOP20 package information

TSSOP20 is a 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch package.



Figure 36.TSSOP20 outline

1. Drawing is not to scale.

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|--|
|        | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |  |  |
| А      | -           | -     | 1.200 | -                     | -      | 0.0472 |  |  |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |  |  |
| A2     | 0.800       | 1.000 | 1.050 | 0.0315                | 0.0394 | 0.0413 |  |  |
| b      | 0.190       | -     | 0.300 | 0.0075                | -      | 0.0118 |  |  |
| с      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |  |  |
| D      | 6.400       | 6.500 | 6.600 | 0.2520                | 0.2559 | 0.2598 |  |  |
| E      | 6.200       | 6.400 | 6.600 | 0.2441                | 0.2520 | 0.2598 |  |  |
| E1     | 4.300       | 4.400 | 4.500 | 0.1693                | 0.1732 | 0.1772 |  |  |
| е      | -           | 0.650 | -     | -                     | 0.0256 | -      |  |  |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |  |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |  |  |



| Table 02. 10001 20 mechanical data (continued) |             |      |       |                       |      |        |  |  |
|------------------------------------------------|-------------|------|-------|-----------------------|------|--------|--|--|
| Symbol                                         | millimeters |      |       | inches <sup>(1)</sup> |      |        |  |  |
| Symbol                                         | Min.        | Тур. | Max.  | Min.                  | Тур. | Max.   |  |  |
| k                                              | 0°          | -    | 8°    | 0°                    | -    | 8°     |  |  |
| aaa                                            | -           | -    | 0.100 | -                     | -    | 0.0039 |  |  |

Table 62. TSSOP20 mechanical data (continued)

1. Values in inches are converted from mm and rounded to four decimal digits.



## Figure 37. TSSOP20 footprint

1. Dimensions are expressed in millimeters.



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 8 Ordering information

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

| Example:                                 | STM32 | F | 030 | C | 6 | T | 6 |
|------------------------------------------|-------|---|-----|---|---|---|---|
| Device family                            |       |   |     |   |   |   |   |
| STM32 = ARM-based 32-bit microcontroller |       |   |     |   |   |   |   |
|                                          |       |   |     |   |   |   |   |
| Product type                             |       |   |     |   |   |   |   |
| F = General-purpose                      |       |   |     |   |   |   |   |
| Sub-family                               |       |   |     |   |   |   |   |
| 030 = STM32F030xx                        |       |   |     |   |   |   |   |
| Pin count                                |       |   |     |   |   |   |   |
| F = 20  pins                             |       |   |     |   |   |   |   |
| K = 32 pins                              |       |   |     |   |   |   |   |
| C = 48  pins                             |       |   |     |   |   |   |   |
| R = 64 pins                              |       |   |     |   |   |   |   |
| Code size                                |       |   |     |   |   |   |   |
| 4 = 16 Kbyte of Flash memory             |       |   |     |   |   |   |   |
| 6 = 32 Kbyte of Flash memory             |       |   |     |   |   |   |   |
| 8 = 64 Kbyte of Flash memory             |       |   |     |   |   |   |   |
| C = 256 Kbyte of Flash memory            |       |   |     |   |   |   |   |
| Package                                  |       |   |     |   |   |   |   |
| P = TSSOP                                |       |   |     |   |   |   |   |
| T = LQFP                                 |       |   |     |   |   |   |   |
| Temperature range                        |       |   |     |   |   |   |   |
| 6 = -40 to 85 °C                         |       |   |     |   |   |   | J |
|                                          |       |   |     |   |   |   |   |

xxx = programmed parts TR = tape and reel



Table 65. Document revision history (continued)



