



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 28-SPDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f18855-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE             | ABLE 3-13: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-31 (CONTINUED) |                                  |              |                               |       |       |           |          |         |           |                       |                              |
|-------------------|---------------------------------------------------------------------|----------------------------------|--------------|-------------------------------|-------|-------|-----------|----------|---------|-----------|-----------------------|------------------------------|
| Address           | Name                                                                | PIC16(L)F18855<br>PIC16(L)F18875 | Bit 7        | Bit 6                         | Bit 5 | Bit 4 | Bit 3     | Bit 2    | Bit 1   | Bit 0     | Value on:<br>POR, BOR | Value on all<br>other Resets |
| Bank 31           |                                                                     |                                  |              |                               |       |       |           |          |         |           |                       |                              |
|                   | CPU CORE REGISTERS; see Table 3-2 for specifics                     |                                  |              |                               |       |       |           |          |         |           |                       |                              |
| F8Ch<br>—<br>FE3h |                                                                     | _                                | Unimplemente | d                             |       |       |           |          |         |           | —                     | _                            |
| FE4h              | STATUS_SHAD                                                         |                                  | _            | —                             | _     | _     | _         | Z_SHAD   | DC_SHAD | C_SHAD    | xxx                   | uuu                          |
| FE5h              | WREG_SHAD                                                           |                                  |              |                               |       | V     | VREG_SHAD |          |         |           | xxxx xxxx             | uuuu uuuu                    |
| FE6h              | BSR_SHAD                                                            |                                  | —            | —                             |       |       |           | BSR_SHAD |         |           | x xxxx                | u uuuu                       |
| FE7h              | PCLATH_SHAD                                                         |                                  | —            |                               |       |       | PCLATH_SH | IAD      |         |           | -xxx xxxx             | -uuu uuuu                    |
| FE8h              | FSR0L_SHAD                                                          |                                  |              |                               |       | F     | SR0L_SHAD |          |         |           | xxxx xxxx             | uuuu uuuu                    |
| FE9h              | FSR0H_SHAD                                                          |                                  |              |                               |       | F     | SR0H_SHAD |          |         |           | xxxx xxxx             | uuuu uuuu                    |
| FEAh              | FSR1L_SHAD                                                          |                                  |              |                               |       | F     | SR1L_SHAD |          |         |           | xxxx xxxx             | uuuu uuuu                    |
| FEBh              | FSR1H_SHAD                                                          |                                  |              | FSR1H_SHAD xxx:               |       |       |           |          |         | xxxx xxxx | uuuu uuuu             |                              |
| FECh              | _                                                                   | —                                | Unimplemente | Inimplemented —               |       |       |           |          |         |           |                       |                              |
| FEDh              | STKPTR                                                              |                                  | —            | STKPTR<4;0>1 11111 1111       |       |       |           |          |         | 1 1111    |                       |                              |
| FEEh              | TOSL                                                                |                                  |              | TOSL<7:0> xxxx xxxx xxxx xxxx |       |       |           |          |         |           |                       |                              |
| FEFh              | TOSH                                                                |                                  | —            |                               |       |       | TOSH<6:0  | >        |         |           | -xxx xxxx             | -xxx xxxx                    |

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', x = reserved. Shaded locations unimplemented, read as '0'.

Note 1: Register present on PIC16F18855/75 devices only.

2: Unimplemented, read as '1'.

# PIC16(L)F18855/75

# FIGURE 3-8: INDIRECT ADDRESSING



Note: Not all memory regions are completely implemented. Consult device memory tables for memory limits.

Rev. 10-000044A 7/30/2013

# 5.2.3 BOR CONTROLLED BY SOFTWARE

When the BOREN bits of Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device start-up is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.

#### FIGURE 5-2: BROWN-OUT SITUATIONS

# Vdd VBOR Internal TPWRT(1) Reset Vdd VBOR Internal < TPWR TPWRT<sup>(1)</sup> Reset Vdd VBOR Internal TPWRT(1) Reset Note 1: TPWRT delay only if PWRTE bit is programmed to '0'.

# 5.2.4 BOR IS ALWAYS OFF

When the BOREN bits of the Configuration Words are programmed to '00', the BOR is off at all times. The device start-up is not delayed by the BOR ready condition or the VDD level.

#### 8.2.3.2 Peripheral Usage in Sleep

Some peripherals that can operate in Sleep mode will not operate properly with the Low-Power Sleep mode selected. The Low-Power Sleep mode is intended for use with these peripherals:

- Brown-out Reset (BOR)
- Watchdog Timer (WDT)
- External interrupt pin/interrupt-on-change pins
- Timer1 (with external clock source)

It is the responsibility of the end user to determine what is acceptable for their application when setting the VREGPM settings in order to ensure operation in Sleep.

| Note: | The PIC16LF18855/75 does not have a       |
|-------|-------------------------------------------|
|       | configurable Low-Power Sleep mode.        |
|       | PIC16LF18855/75 is an unregulated         |
|       | device and is always in the lowest power  |
|       | state when in Sleep, with no wake-up time |
|       | penalty. This device has a lower maximum  |
|       | VDD and I/O voltage than the              |
|       | PIC16F18855/75. See Section 37.0          |
|       | "Electrical Specifications" for more      |
|       | information.                              |

#### 8.2.4 IDLE MODE

When the Idle Enable (IDLEN) bit is clear (IDLEN = 0), the SLEEP instruction will put the device into full Sleep mode (see **Section 8.2 "Sleep Mode"**). When IDLEN is set (IDLEN = 1), the SLEEP instruction will put the device into IDLE mode. In IDLE mode, the CPU and memory operations are halted, but the peripheral clocks continue to run. This mode is similar to DOZE mode, except that in IDLE both the CPU and PFM are shut off.

| Note: | Peripherals using Fosc will continue      |
|-------|-------------------------------------------|
|       | running while in Idle (but not in Sleep). |
|       | Peripherals using HFINTOSC,               |
|       | LFINTOSC, or SOSC will continue           |
|       | running in both Idle and Sleep.           |

**Note:** If CLKOUT is enabled (CLKOUT = 0, Configuration Word 1), the output will continue operating while in Idle.

#### 8.2.4.1 Idle and Interrupts

IDLE mode ends when an interrupt occurs (even if GIE = 0), but IDLEN is not changed. The device can re-enter IDLE by executing the SLEEP instruction.

If Recover-on-Interrupt is enabled (ROI = 1), the interrupt that brings the device out of Idle also restores full-speed CPU execution when doze is also enabled.

#### 8.2.4.2 Idle and WDT

When in Idle, the WDT Reset is blocked and will instead wake the device. The WDT wake-up is not an interrupt, therefore ROI does not apply.

Note: The WDT can bring the device out of Idle, in the same way it brings the device out of Sleep. The DOZEN bit is not affected.

# 11.11 Register Definitions: CRC and Scanner Control

# REGISTER 11-1: CRCCON0: CRC CONTROL REGISTER 0

| R/W-0/0          | R/W-0/0                                                      | R-0                                | R/W-0/0         | U-0               | U-0             | R/W-0/0           | R-0          |  |  |
|------------------|--------------------------------------------------------------|------------------------------------|-----------------|-------------------|-----------------|-------------------|--------------|--|--|
| EN               | CRCGO                                                        | BUSY                               | ACCM            | —                 | —               | SHIFTM            | FULL         |  |  |
| bit 7            |                                                              |                                    |                 | ·                 |                 |                   | bit 0        |  |  |
|                  |                                                              |                                    |                 |                   |                 |                   |              |  |  |
| Legend:          |                                                              |                                    |                 |                   |                 |                   |              |  |  |
| R = Readable     | bit                                                          | W = Writable                       | bit             | U = Unimpler      | mented bit, rea | d as '0'          |              |  |  |
| u = Bit is uncha | anged                                                        | x = Bit is unkr                    | nown            | -n/n = Value a    | at POR and BC   | OR/Value at all o | other Resets |  |  |
| '1' = Bit is set |                                                              | '0' = Bit is clea                  | ared            |                   |                 |                   |              |  |  |
|                  |                                                              |                                    |                 |                   |                 |                   |              |  |  |
| bit 7            | EN: CRC Ena                                                  | able bit                           |                 |                   |                 |                   |              |  |  |
|                  | $1 = CRC \mod 1$                                             | lule is released                   | from Reset      |                   |                 |                   |              |  |  |
|                  |                                                              | sabled and cor                     | isumes no ope   | erating current   |                 |                   |              |  |  |
| bit 6            |                                                              | C Start bit                        |                 |                   |                 |                   |              |  |  |
|                  | 1 = Start CRC<br>0 = CRC seria                               | serial shifter                     | l off           |                   |                 |                   |              |  |  |
| bit 5            | BUSY: CRC                                                    | Busy bit                           |                 |                   |                 |                   |              |  |  |
|                  | 1 = Shifting in                                              | progress or p                      | ending          |                   |                 |                   |              |  |  |
|                  | 0 = All valid b                                              | its in shifter ha                  | ve been shifte  | d into accumul    | ator and EMP1   | <b>Y =</b> 1      |              |  |  |
| bit 4            | ACCM: Accur                                                  | mulator Mode I                     | pit             |                   |                 |                   |              |  |  |
|                  | 1 = Data is au                                               | ugmented with                      | zeros           |                   |                 |                   |              |  |  |
|                  | 0 = Data is no                                               | ot augmented v                     | with zeros      |                   |                 |                   |              |  |  |
| bit 3-2          | Unimplemen                                                   | ted: Read as                       | 0′              |                   |                 |                   |              |  |  |
| bit 1            | SHIFTM: Shif                                                 | ft Mode bit                        |                 |                   |                 |                   |              |  |  |
|                  | 1 = Shift right (LSb)                                        |                                    |                 |                   |                 |                   |              |  |  |
| hit 0            | 0 – Olini len (Wob)<br>Elli I - Data Dath Full Indicator hit |                                    |                 |                   |                 |                   |              |  |  |
| bit 0            | 1 = CRCDAT                                                   | TULL: Data Math Full Indicator Dit |                 |                   |                 |                   |              |  |  |
|                  | 0 = CRCDAT                                                   | H/L registers h                    | ave shifted the | eir data into the | shifter         |                   |              |  |  |
|                  |                                                              | -                                  |                 |                   |                 |                   |              |  |  |

# REGISTER 11-2: CRCCON1: CRC CONTROL REGISTER 1

| R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0   | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|---------|---------|---------|---------|-----------|---------|---------|---------|
|         | DLEN    | <3:0>   |         | PLEN<3:0> |         |         |         |
| bit 7   |         |         |         |           |         |         | bit 0   |

| Legend:                                   |                                                            |                      |                                                       |  |  |  |
|-------------------------------------------|------------------------------------------------------------|----------------------|-------------------------------------------------------|--|--|--|
| R = Readable                              | bit                                                        | W = Writable bit     | U = Unimplemented bit, read as '0'                    |  |  |  |
| u = Bit is unchanged                      |                                                            | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |  |  |  |
| '1' = Bit is set                          |                                                            | '0' = Bit is cleared |                                                       |  |  |  |
|                                           |                                                            |                      |                                                       |  |  |  |
| bit 7-4                                   | DLEN<3:0>                                                  | . Data Length bits   |                                                       |  |  |  |
|                                           | Denotes the length of the data word -1 (See Example 11-1)  |                      |                                                       |  |  |  |
| bit 3-0 PLEN<3:0>: Polynomial Length bits |                                                            |                      |                                                       |  |  |  |
|                                           | Denotes the length of the polynomial -1 (See Example 11-1) |                      |                                                       |  |  |  |

| R/W-0/            | 0 R/W/HC-0/0                         | R-0                                       | R-0                     | R/W-0/0            | U-0               | R/W-0/0          | R/W-0/0              |  |
|-------------------|--------------------------------------|-------------------------------------------|-------------------------|--------------------|-------------------|------------------|----------------------|--|
| EN <sup>(1)</sup> | SCANGO <sup>(2, 3)</sup>             | BUSY <sup>(4)</sup>                       | INVALID                 | INTM               | —                 | MODE<            | <1:0> <sup>(5)</sup> |  |
| bit 7             |                                      |                                           |                         |                    |                   |                  | bit 0                |  |
|                   |                                      |                                           |                         |                    |                   |                  |                      |  |
| Legend:           |                                      |                                           |                         |                    |                   |                  |                      |  |
| R = Read          | able bit                             | W = Writable                              | bit                     | U = Unimpler       | nented bit, read  | d as '0'         |                      |  |
| u = Bit is        | unchanged                            | x = Bit is unk                            | nown                    | -n/n = Value a     | at POR and BC     | R/Value at all o | other Resets         |  |
| '1' = Bit is      | set                                  | '0' = Bit is cle                          | ared                    | HC = Bit is cl     | eared by hardw    | vare             |                      |  |
|                   |                                      | (1)                                       |                         |                    |                   |                  |                      |  |
| bit 7             | EN: Scanner                          | Enable bit(")                             |                         |                    |                   |                  |                      |  |
|                   | 1 = Scanner i                        | s enabled                                 | ornal statos ar         | o rosot            |                   |                  |                      |  |
| bit 6             | SCANGO: Sc                           | canner GO hit                             | 2, 3)                   |                    |                   |                  |                      |  |
| bit o             | 1 = When the                         | e CRC sends a                             | ı readv signal.         | NVM will be ac     | cessed accord     | ing to MDx and   | d data passed        |  |
|                   | to the clie                          | ent peripheral.                           | ······, ····,           |                    |                   |                  |                      |  |
|                   | 0 = Scanner o                        | operations will                           | not occur               |                    |                   |                  |                      |  |
| bit 5             | BUSY: Scanr                          | ner Busy Indica                           | ator bit <sup>(4)</sup> |                    |                   |                  |                      |  |
|                   | 1 = Scanner (                        | cycle is in proc                          | ess<br>to (or pover s   | tartad)            |                   |                  |                      |  |
| hit 4             |                                      | anner Abort si                            | nal hit                 | laiteu)            |                   |                  |                      |  |
|                   | 1 = SCANLAI                          | DRI /H has inc                            | remented or co          | ontains an inval   | id address(6)     |                  |                      |  |
|                   | 0 = SCANLAI                          | DRL/H points t                            | o a valid addre         | ess                |                   |                  |                      |  |
| bit 3             | INTM: NVM S                          | Scanner Interru                           | upt Manageme            | ent Mode Select    | bit               |                  |                      |  |
|                   | <u>If MODE = 10</u>                  | <u>:</u>                                  |                         |                    |                   |                  |                      |  |
|                   | This bit is igno                     | ored                                      |                         |                    |                   |                  |                      |  |
|                   | <u>If MODE = 01</u>                  | (CPU is stalled                           | d until all data is     | s transferred):    |                   |                  |                      |  |
|                   | 1 = SCANGO                           | ) is overridden                           | (to zero) durin         | g interrupt oper   | ation; scanner    | resumes after    | returning from       |  |
|                   | 0 = SCANGO                           | ) is not affected                         | d by interrupts.        | , the interrupt re | esponse will be   | affected         |                      |  |
|                   | If MODE = 00                         | or 11:                                    |                         | ·                  |                   |                  |                      |  |
|                   | 1 = SCANGO                           | is overridden                             | (to zero) during        | interrupt opera    | ition; scan oper  | ations resume    | after returning      |  |
|                   | from inte                            | rrupt                                     |                         |                    |                   |                  |                      |  |
| hit O             |                                      | ted. Dood oo                              |                         |                    |                   |                  |                      |  |
| DIL Z             |                                      | Momony Acco                               | U<br>Nodo hite(5        | 5)                 |                   |                  |                      |  |
| DIL 1-0           | 11 = Triggere                        | d mode                                    |                         |                    |                   |                  |                      |  |
|                   | 10 = Peek mo                         | ode                                       |                         |                    |                   |                  |                      |  |
|                   | 01 = Burst mo                        | ode                                       |                         |                    |                   |                  |                      |  |
|                   | 00 = Concurr                         | ent mode                                  |                         |                    |                   |                  |                      |  |
| Note 1:           | Setting EN = 0 (SO                   | CANCON0 reg                               | ister) does no          | t affect any othe  | er register conte | ent.             |                      |  |
| 2:                | This bit is cleared                  | when LADR >                               | HADR (and a             | data cycle is no   | ot occurring).    |                  |                      |  |
| 3:                | If IN I M = 1, this bit $P(I) = 1$   | It is overridder                          | i (to zero, but r       | not cleared) dur   | ing an interrup   | t response.      |                      |  |
| 4:<br>5.          | BUSY = 1 When the See Table 11.1 for | ie INVIVI IS Dell'                        | iy accessed, o          | or when the CRO    | senas a read      | y signal.        |                      |  |
| 5.                |                                      | Table 11-1 for more detailed information. |                         |                    |                   |                  |                      |  |

# REGISTER 11-11: SCANCONO: SCANNER ACCESS CONTROL REGISTER 0

6: An invalid address happens when the entire range of the PFM is scanned and completed, i.e., device memory is 0x4000 and SCANHADR = 0x3FFF, after the last scan SCANLADR increments to 0x4000, the address is invalid.

| R/W-0/0          | R/W-0/0 | R/W-0/0           | R/W-0/0 | R/W-0/0                            | R/W-0/0       | R/W-0/0          | R/W-0/0     |  |
|------------------|---------|-------------------|---------|------------------------------------|---------------|------------------|-------------|--|
|                  |         |                   | HADR<   | 15:8> <sup>(1,2)</sup>             |               |                  |             |  |
| bit 7            |         |                   |         |                                    |               |                  | bit 0       |  |
|                  |         |                   |         |                                    |               |                  |             |  |
| Legend:          |         |                   |         |                                    |               |                  |             |  |
| R = Readable     | bit     | W = Writable      | bit     | U = Unimplemented bit, read as '0' |               |                  |             |  |
| u = Bit is uncha | anged   | x = Bit is unkr   | nown    | -n/n = Value a                     | at POR and BO | R/Value at all o | ther Resets |  |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |                                    |               |                  |             |  |

#### REGISTER 11-14: SCANHADRH: SCAN HIGH ADDRESS HIGH BYTE REGISTER

bit 7-0 HADR<15:8>: Scan End Address bits<sup>(1,2)</sup>

Most Significant bits of the address at the end of the designated scan

- **Note 1:** Registers SCANHADRH/L form a 16-bit value, but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO = 0 (SCANCON0 register).
  - 2: While SCANGO = 1 (SCANCON0 register), writing to this register is ignored.

#### REGISTER 11-15: SCANHADRL: SCAN HIGH ADDRESS LOW BYTE REGISTER

| R/W-0/0 | R/W-0/0                    | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |
|---------|----------------------------|---------|---------|---------|---------|---------|---------|--|--|
|         | HADR<7:0> <sup>(1,2)</sup> |         |         |         |         |         |         |  |  |
| bit 7   | bit 7 bit C                |         |         |         |         |         |         |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-0 HADR<7:0>: Scan End Address bits<sup>(1,2)</sup>

Least Significant bits of the address at the end of the designated scan

- **Note 1:** Registers SCANHADRH/L form a 16-bit value, but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO = 0 (SCANCON0 register).
  - 2: While SCANGO = 1 (SCANCON0 register), writing to this register is ignored.

# 22.1.2 DATA GATING

Outputs from the input multiplexers are directed to the desired logic function input through the data gating stage. Each data gate can direct any combination of the four selected inputs.

#### Note: Data gating is undefined at power-up.

The gate stage is more than just signal direction. The gate can be configured to direct each input signal as inverted or non-inverted data. Directed signals are ANDed together in each gate. The output of each gate can be inverted before going on to the logic function stage.

The gating is in essence a 1-to-4 input AND/NAND/OR/NOR gate. When every input is inverted and the output is inverted, the gate is an OR of all enabled data inputs. When the inputs and output are not inverted, the gate is an AND or all enabled inputs.

Table 22-3 summarizes the basic logic that can be obtained in gate 1 by using the gate logic select bits. The table shows the logic of four input variables, but each gate can be configured to use less than four. If no inputs are selected, the output will be zero or one, depending on the gate output polarity bit.

#### TABLE 22-3: DATA GATING LOGIC

| CLCxGLSy | LCxGyPOL | Gate Logic |
|----------|----------|------------|
| 0x55     | 1        | AND        |
| 0x55     | 0        | NAND       |
| 0xAA     | 1        | NOR        |
| 0xAA     | 0        | OR         |
| 0x00     | 0        | Logic 0    |
| 0x00     | 1        | Logic 1    |

It is possible (but not recommended) to select both the true and negated values of an input. When this is done, the gate output is zero, regardless of the other inputs, but may emit logic glitches (transient-induced pulses). If the output of the channel must be zero or one, the recommended method is to set all gate bits to zero and use the gate polarity bit to set the desired level.

Data gating is configured with the logic gate select registers as follows:

- Gate 1: CLCxGLS0 (Register 22-7)
- Gate 2: CLCxGLS1 (Register 22-8)
- Gate 3: CLCxGLS2 (Register 22-9)
- Gate 4: CLCxGLS3 (Register 22-10)

Register number suffixes are different than the gate numbers because other variations of this module have multiple gate selections in the same register. Data gating is indicated in the right side of Figure 22-2. Only one gate is shown in detail. The remaining three gates are configured identically with the exception that the data enables correspond to the enables for that gate.

#### 22.1.3 LOGIC FUNCTION

There are eight available logic functions including:

- AND-OR
- OR-XOR
- AND
- S-R Latch
- D Flip-Flop with Set and Reset
- D Flip-Flop with Reset
- J-K Flip-Flop with Reset
- · Transparent Latch with Set and Reset

Logic functions are shown in Figure 22-2. Each logic function has four inputs and one output. The four inputs are the four data gate outputs of the previous stage. The output is fed to the inversion stage and from there to other peripherals, an output pin, and back to the CLCx itself.

#### 22.1.4 OUTPUT POLARITY

The last stage in the Configurable Logic Cell is the output polarity. Setting the LCxPOL bit of the CLCxPOL register inverts the output signal from the logic stage. Changing the polarity while the interrupts are enabled will cause an interrupt for the resulting output transition.

# 28.1 Timer1 Operation

The Timer1 modules are 16-bit incrementing counters which are accessed through the TMR1H:TMR1L register pairs. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

The timer is enabled by configuring the TMR1ON and GE bits in the T1CON and T1GCON registers, respectively. Table 28-1 displays the Timer1 enable selections.

TABLE 28-1: TIMER1 ENABLE SELECTIONS

| <u>CEECHONO</u> |        |                     |  |  |  |  |
|-----------------|--------|---------------------|--|--|--|--|
| TMR10N          | TMR1GE | Timer1<br>Operation |  |  |  |  |
| 1               | 1      | Count Enabled       |  |  |  |  |
| 1               | 0      | Always On           |  |  |  |  |
| 0               | 1      | Off                 |  |  |  |  |
| 0               | 0      | Off                 |  |  |  |  |

#### 28.2 Clock Source Selection

The T1CLK register is used to select the clock source for the timer. Register 28-3 shows the possible clock sources that may be selected to make the timer increment.

#### 28.2.1 INTERNAL CLOCK SOURCE

When the internal clock source Fosc is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the respective Timer1 prescaler.

When the Fosc internal clock source is selected, the timer register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the TMR1H:TMR1L value. To utilize the full resolution of the timer in this mode, an asynchronous input signal must be used to gate the timer clock input.

Out of the total timer gate signal sources, the following subset of sources can be asynchronous and may be useful for this purpose:

- · CLC4 output
- CLC3 output
- CLC2 output
- CLC1 output
- Zero-Cross Detect output
- Comparator2 output
- Comparator1 output
- TxG PPS remappable input pin

# 28.2.2 EXTERNAL CLOCK SOURCE

When the timer is enabled and the external clock input source (ex: T1CKI PPS remappable input) is selected as the clock source, the timer will increment on the rising edge of the external clock input.

When using an external clock source, the timer can be configured to run synchronously or asynchronously, as described in Section 28.6 "Timer Operation in Asynchronous Counter Mode".

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used connected to the SOSCI/SOSCO pins.

| Note: | In Counter mode, a falling edge must be<br>registered by the counter prior to the first<br>incrementing rising edge after any one or<br>more of the following conditions: |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | The timer is first enabled after POR                                                                                                                                      |
|       | <ul> <li>Firmware writes to TMR1H or TMR1L</li> </ul>                                                                                                                     |
|       | The timer is disabled                                                                                                                                                     |
|       | <ul> <li>The timer is re-enabled (e.g.,<br/>TMR1ON&gt;1) when the T1CKI sig-<br/>nal is currently logic low</li> </ul>                                                    |

# 28.3 Timer Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 28.4 Timer1 16-Bit Read/Write Mode

Timer1 can be configured for 16-bit reads and writes. When the RD16 control bit (T1CON<1>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L loads the contents of the high byte of Timer1 into the Timer1 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads. A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. The Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits at once to both the high and low bytes of Timer1. The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler. The prescaler is only cleared on writes to TMR1L.

#### 29.5.10 LEVEL-TRIGGERED HARDWARE LIMIT ONE-SHOT MODES

The Level-Triggered Hardware Limit One-Shot modes hold the timer in Reset on an external Reset level and start counting when both the ON bit is set and the external signal is not at the Reset level. If one of either the external signal is not in Reset or the ON bit is set then the other signal being set/made active will start the timer. Reset levels are selected as follows:

• Low Reset level (MODE<4:0> = 10110)

#### High Reset level (MODE<4:0> = 10111)

When the timer count matches the PRx period count, the timer is reset and the ON bit is cleared. When the ON bit is cleared by either a PRx match or by software control the timer will stay in Reset until both the ON bit is set and the external signal is not at the Reset level.

When Level-Triggered Hardware Limit One-Shot modes are used in conjunction with the CCP PWM operation the PWM drive goes active with either the external signal edge or the setting of the ON bit, whichever of the two starts the timer.

# FIGURE 29-13: LEVEL-TRIGGERED HARDWARE LIMIT ONE-SHOT MODE TIMING DIAGRAM (MODE = 10110)



# 29.6 Timer2 Operation During Sleep

When PSYNC = 1, Timer2 cannot be operated while the processor is in Sleep mode. The contents of the TMR2 and T2PR registers will remain unchanged while processor is in Sleep mode.

When PSYNC = 0, Timer2 will operate in Sleep as long as the clock source selected is also still running. Selecting the LFINTOSC, MFINTOSC, or HFINTOSC oscillator as the timer clock source will keep the selected oscillator running during Sleep.

#### 31.5.3.3 7-bit Transmission with Address Hold Enabled

Setting the AHEN bit of the SSPxCON3 register enables additional clock stretching and interrupt generation after the eighth falling edge of a received matching address. Once a matching address has been clocked in, CKP is cleared and the SSPxIF interrupt is set.

Figure 31-19 displays a standard waveform of a 7-bit address slave transmission with AHEN enabled.

- 1. Bus starts Idle.
- Master sends Start condition; the S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Master sends matching address with R/W bit set. After the eighth falling edge of the SCL line the CKP bit is cleared and SSPxIF interrupt is generated.
- 4. Slave software clears SSPxIF.
- Slave software reads ACKTIM bit of SSPxCON3 register, and R/W and D/A of the SSPxSTAT register to determine the source of the interrupt.
- 6. Slave reads the address value from the SSPxBUF register clearing the BF bit.
- Slave software decides from this information if it wishes to ACK or not ACK and sets the ACKDT bit of the SSPxCON2 register accordingly.
- 8. Slave sets the CKP bit releasing SCL.
- 9. Master clocks in the  $\overline{ACK}$  value from the slave.
- 10. Slave hardware automatically clears the CKP bit and sets SSPxIF after the ACK if the R/W bit is set.
- 11. Slave software clears SSPxIF.
- 12. Slave loads value to transmit to the master into SSPxBUF setting the BF bit.

Note: <u>SSPxBUF</u> cannot be loaded until after the ACK.

- 13. Slave sets the CKP bit releasing the clock.
- 14. Master clocks out the data from the slave and sends an ACK value on the ninth SCL pulse.
- 15. Slave hardware copies the ACK value into the ACKSTAT bit of the SSPxCON2 register.
- 16. Steps 10-15 are repeated for each byte transmitted to the master from the slave.
- 17. If the master sends a not ACK the slave releases the bus allowing the master to send a Stop and end the communication.

**Note:** Master must send a not ACK on the last byte to ensure that the slave releases the SCL line to receive a Stop.





# 32.0 SIGNAL MEASUREMENT TIMER (SMT)

The SMT is a 24-bit counter with advanced clock and gating logic, which can be configured for measuring a variety of digital signal parameters such as pulse width, frequency and duty cycle, and the time difference between edges on two signals.

Features of the SMT include:

- · 24-bit timer/counter
  - Three 8-bit registers (SMTxL/H/U)
  - Readable and writable
  - Optional 16-bit operating mode
- · Two 24-bit measurement capture registers
- One 24-bit period match register
- Multi-mode operation, including relative timing measurement
- · Interrupt on period match
- · Multiple clock, gate and signal sources
- Interrupt on acquisition complete
- · Ability to read current input values

Note: These devices implement two SMT modules. All references to SMTx apply to SMT1 and SMT2.

# PIC16(L)F18855/75

# REGISTER 32-2: SMTxCON1: SMT CONTROL REGISTER 1

| R/W/HC-0/0       | R/W-0/0            | U-0                                    | U-0                               | R/W-0/0        | R/W-0/0          | R/W-0/0        | R/W-0/0      |
|------------------|--------------------|----------------------------------------|-----------------------------------|----------------|------------------|----------------|--------------|
| SMTxGO           | REPEAT             |                                        |                                   |                | MODE             | <3:0>          |              |
| bit 7            |                    |                                        |                                   |                |                  |                | bit 0        |
|                  |                    |                                        |                                   |                |                  |                |              |
| Legend:          |                    |                                        |                                   |                |                  |                |              |
| HC = Bit is cle  | ared by hardwa     | are                                    |                                   | HS = Bit is se | t by hardware    |                |              |
| R = Readable     | bit                | W = Writable I                         | oit                               | U = Unimplen   | nented bit, read | d as '0'       |              |
| u = Bit is unch  | anged              | x = Bit is unkn                        | own                               | -n/n = Value a | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |                    | '0' = Bit is clea                      | ared                              | q = Value dep  | ends on condi    | tion           |              |
|                  |                    |                                        |                                   |                |                  |                |              |
| bit 7            | SMTxGO: SM         | IT GO Data Ac                          | quisition bit                     |                |                  |                |              |
|                  | 1 = Increment      | ting, acquiring (<br>ting, acquiring ( | data is enable<br>data is disable | D:<br>be       |                  |                |              |
| bit 6            | REPEAT: SM         | T Repeat Acqu                          | isition Enable                    | bit            |                  |                |              |
| Sit o            | 1 = Repeat D       | ata Acquisition                        | mode is enab                      | bled           |                  |                |              |
|                  | 0 = Single Ac      | quisition mode                         | is enabled                        |                |                  |                |              |
| bit 5-4          | Unimplemen         | ted: Read as '                         | )'                                |                |                  |                |              |
| bit 3-0          | MODE<3:0>          | SMT Operation                          | Mode Select                       | bits           |                  |                |              |
|                  | 1111 = Rese        | rved                                   |                                   |                |                  |                |              |
|                  | •                  |                                        |                                   |                |                  |                |              |
|                  | •                  |                                        |                                   |                |                  |                |              |
|                  | 1011 <b>= Rese</b> | rved                                   |                                   |                |                  |                |              |
|                  | 1010 = Windo       | owed counter                           |                                   |                |                  |                |              |
|                  | 1001 = Gatec       | l counter                              |                                   |                |                  |                |              |
|                  | 0111 = Court       | ire                                    |                                   |                |                  |                |              |
|                  | 0110 = Time        | of flight                              |                                   |                |                  |                |              |
|                  | 0101 = Gated       | d windowed me                          | asure                             |                |                  |                |              |
|                  | 0100 = Windo       | owed measure                           |                                   |                |                  |                |              |
|                  | 0011 = High a      | and low time m                         | easurement                        |                |                  |                |              |
|                  | 0010 = Period      | a and Duty-Cyc                         | cie Acquisition                   | l              |                  |                |              |
|                  | 0000 = Timer       |                                        |                                   |                |                  |                |              |
|                  |                    |                                        |                                   |                |                  |                |              |

#### REGISTER 32-13: SMTxCPWL: SMT CAPTURED PULSE WIDTH REGISTER – LOW BYTE

| R-x/x            | R-x/x | R-x/x               | R-x/x | R-x/x          | R-x/x            | R-x/x            | R-x/x        |
|------------------|-------|---------------------|-------|----------------|------------------|------------------|--------------|
|                  |       |                     | SMTxC | CPW<7:0>       |                  |                  |              |
| bit 7            |       |                     |       |                |                  |                  | bit 0        |
|                  |       |                     |       |                |                  |                  |              |
| Legend:          |       |                     |       |                |                  |                  |              |
| R = Readable I   | bit   | W = Writable bit    |       | U = Unimpler   | nented bit, read | d as '0'         |              |
| u = Bit is uncha | anged | x = Bit is unknow   | wn    | -n/n = Value a | at POR and BC    | R/Value at all o | other Resets |
| '1' = Bit is set |       | '0' = Bit is cleare | ed    |                |                  |                  |              |

bit 7-0 SMTxCPW<7:0>: Significant bits of the SMT PW Latch – Low Byte

#### REGISTER 32-14: SMTxCPWH: SMT CAPTURED PULSE WIDTH REGISTER – HIGH BYTE

| R-x/x         | R-x/x | R-x/x | R-x/x | R-x/x | R-x/x | R-x/x | R-x/x |
|---------------|-------|-------|-------|-------|-------|-------|-------|
| SMTxCPW<15:8> |       |       |       |       |       |       |       |
| bit 7         |       |       |       |       |       |       | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 SMTxCPW<15:8>: Significant bits of the SMT PW Latch – High Byte

#### REGISTER 32-15: SMTxCPWU: SMT CAPTURED PULSE WIDTH REGISTER – UPPER BYTE

| R-x/x | R-x/x | R-x/x | R-x/x   | R-x/x    | R-x/x | R-x/x | R-x/x |
|-------|-------|-------|---------|----------|-------|-------|-------|
|       |       |       | SMTxCPV | V<23:16> |       |       |       |
| bit 7 |       |       |         |          |       |       | bit 0 |
|       |       |       |         |          |       |       |       |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-0 SMTxCPW<23:16>: Significant bits of the SMT PW Latch – Upper Byte

# 33.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VoL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 33-3 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 33.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 33-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register.

#### 33.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TX1STA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TX1STA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RC1STA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

Note: The TXIF Transmitter Interrupt flag is set when the TXEN enable bit is set.

#### 33.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one TCY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG.

#### 33.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUD1CON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 33.4.1.2 "Clock Polarity"**.

#### 33.1.1.4 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR3 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE3 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG.

# 40.2 Package Details

The following sections give the technical details of the packages.

# 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units            |       |          | INCHES |  |  |  |
|----------------------------|------------------|-------|----------|--------|--|--|--|
| Dimension                  | Dimension Limits |       |          | MAX    |  |  |  |
| Number of Pins             | N                |       | 28       |        |  |  |  |
| Pitch                      | е                |       | .100 BSC |        |  |  |  |
| Top to Seating Plane       | Α                | -     | -        | .200   |  |  |  |
| Molded Package Thickness   | A2               | .120  | .135     | .150   |  |  |  |
| Base to Seating Plane      | A1               | .015  | -        | -      |  |  |  |
| Shoulder to Shoulder Width | E                | .290  | .310     | .335   |  |  |  |
| Molded Package Width       | E1               | .240  | .285     | .295   |  |  |  |
| Overall Length             | D                | 1.345 | 1.365    | 1.400  |  |  |  |
| Tip to Seating Plane       | L                | .110  | .130     | .150   |  |  |  |
| Lead Thickness             | С                | .008  | .010     | .015   |  |  |  |
| Upper Lead Width           | b1               | .040  | .050     | .070   |  |  |  |
| Lower Lead Width           | b                | .014  | .018     | .022   |  |  |  |
| Overall Row Spacing §      | eB               | _     | _        | .430   |  |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

# 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-052C Sheet 1 of 2

# 40-Lead Plastic Dual In-Line (P) – 600 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |       |          |       |
|----------------------------|----------|-------|----------|-------|
| Dimensio                   | n Limits | MIN   | MIN NOM  |       |
| Number of Pins             | Ν        |       | 40       |       |
| Pitch                      | е        |       | .100 BSC |       |
| Top to Seating Plane       | Α        | -     | -        | .250  |
| Molded Package Thickness   | A2       | .125  | -        | .195  |
| Base to Seating Plane      | A1       | .015  | -        | -     |
| Shoulder to Shoulder Width | Е        | .590  | -        | .625  |
| Molded Package Width       | E1       | .485  | -        | .580  |
| Overall Length             | D        | 1.980 | -        | 2.095 |
| Tip to Seating Plane       | L        | .115  | -        | .200  |
| Lead Thickness             | С        | .008  | -        | .015  |
| Upper Lead Width           | b1       | .030  | -        | .070  |
| Lower Lead Width           | b        | .014  | -        | .023  |
| Overall Row Spacing §      | eB       | -     | -        | .700  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-016B