

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f18855t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Program Flash Memory RAM CLKOUT /OSC2 Timing Generation CPU JLKIN, OSC1 ☑─► CLKIN/ INTRC Oscillator (Note 3) ADC Temp TMR0 TMR6 TMR5 TMR4 TMR3 TMR2 TMR1 CRC DSM C2 C1 DAC FVR Scanner 10-bit Indicator CWG1 CWG2 CWG3 SMT2 SMT1 NCO1 EUSART MSSP2 MSSP1 CLC4 CLC3 CLC2 CLC1 ZCD1 PWM6/7 CCPs(5)

Note 1: See applicable chapters for more information on peripherals.

2: See Table 1-1 for peripherals available on specific devices.

PIC16(L)F18855/75 BLOCK DIAGRAM

- 3: See Figure 2-1.
- 4: PIC16(L)F18875 only.

FIGURE 1-1:

Rev. 10-000039J 11/20/2015

PORTA

PORTB

PORTC

PORTD

PORTE

| TABLE   | ABLE 3-13: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-31 (CONTINUED) |                                  |        |               |         |         |               |        |        |        |                       |                           |
|---------|---------------------------------------------------------------------|----------------------------------|--------|---------------|---------|---------|---------------|--------|--------|--------|-----------------------|---------------------------|
| Address | Name                                                                | PIC16(L)F18855<br>PIC16(L)F18875 | Bit 7  | Bit 6         | Bit 5   | Bit 4   | Bit 3         | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR, BOR | Value on all other Resets |
| Banks 1 | 5                                                                   |                                  |        |               |         |         |               |        |        |        |                       |                           |
|         | CPU CORE REGISTERS; see Table 3-2 for specifics                     |                                  |        |               |         |         |               |        |        |        |                       |                           |
| 78Ch    | —                                                                   | _                                |        |               |         | U       | Inimplemented |        |        |        | -                     | _                         |
| 78Dh    | -                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | -                     | —                         |
| 78Eh    | -                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | -                     | —                         |
| 78Fh    | -                                                                   | —                                |        | Unimplemented |         |         |               |        |        |        |                       | —                         |
| 790h    | -                                                                   | —                                |        | Unimplemented |         |         |               |        |        |        |                       | —                         |
| 791h    | -                                                                   | —                                |        | Unimplemented |         |         |               |        |        |        | -                     | —                         |
| 792h    | —                                                                   | —                                |        | Unimplemented |         |         |               |        |        |        | -                     | -                         |
| 793h    | -                                                                   | —                                |        | Unimplemented |         |         |               |        |        |        | -                     | —                         |
| 794h    | -                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | -                     | —                         |
| 795h    | —                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | -                     | -                         |
| 796h    | PMD0                                                                |                                  | SYSCMD | FVRMD         | —       | CRCMD   | SCANMD        | NVMMD  | CLKRMD | IOCMD  | 00-0 0000             | 00-0 0000                 |
| 797h    | PMD1                                                                |                                  | NCOMD  | TMR6MD        | TMR5MD  | TMR4MD  | TMR3MD        | TMR2MD | TMR1MD | TMR0MD | 0000 0000             | 0000 0000                 |
| 798h    | PMD2                                                                |                                  | —      | DACMD         | ADCMD   | —       | -             | CMP2MD | CMP1MD | ZCDMD  | -00000                | -00000                    |
| 799h    | PMD3                                                                |                                  | —      | PWM7MD        | PWM6MD  | CCP5MD  | CCP4MD        | CCP3MD | CCP2MD | CCP1MD | -000 0000             | -000 0000                 |
| 79Ah    | PMD4                                                                |                                  | —      | UART1MD       | MSSP2MD | MSSP1MD | —             | CWG3MD | CWG2MD | CWG1MD | -000 -000             | -000 -000                 |
| 79Bh    | PMD5                                                                |                                  | SMT2MD | SMT1MD        | —       | CLC4MD  | CLC3MD        | CLC2MD | CLC1MD | DSMMD  | 00-0 0000             | 00-0 0000                 |
| 79Ch    | —                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | _                     | —                         |
| 79Dh    | —                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | _                     | —                         |
| 79Eh    | _                                                                   | —                                |        |               |         | U       | Inimplemented |        |        |        | _                     | —                         |
| 79Fh    | _                                                                   |                                  |        |               |         | U       | Inimplemented |        |        |        | _                     | _                         |

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Register present on PIC16F18855/75 devices only. Unimplemented, read as '1'. Note 1:

2:

# 7.6 Register Definitions: Interrupt Control

#### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0                           | R/W-0/0                                    | U-0                          | U-0             | U-0              | U-0            | U-0              | R/W-1/1     |
|-----------------------------------|--------------------------------------------|------------------------------|-----------------|------------------|----------------|------------------|-------------|
| GIE                               | PEIE                                       |                              |                 | —                | _              | —                | INTEDG      |
| bit 7                             |                                            |                              |                 |                  |                |                  | bit 0       |
|                                   |                                            |                              |                 |                  |                |                  |             |
| Legend:                           |                                            |                              |                 |                  |                |                  |             |
| R = Readable bit W = Writable bit |                                            | bit                          | U = Unimpler    | nented bit, read | as '0'         |                  |             |
| u = Bit is ur                     | nchanged                                   | x = Bit is unkr              | nown            | -n/n = Value a   | at POR and BOI | R/Value at all o | ther Resets |
| '1' = Bit is s                    | set                                        | '0' = Bit is clea            | ared            |                  |                |                  |             |
|                                   |                                            |                              |                 |                  |                |                  |             |
| bit 7                             | GIE: Global Ir                             | nterrupt Enable              | e bit           |                  |                |                  |             |
|                                   | 1 = Enables a                              | II active interru            | ipts            |                  |                |                  |             |
|                                   | 0 = Disables a                             | all interrupts               | -               |                  |                |                  |             |
| bit 6                             | PEIE: Periphe                              | eral Interrupt E             | nable bit       |                  |                |                  |             |
|                                   | 1 = Enables a                              | Il active periph             | eral interrupts | ;                |                |                  |             |
|                                   | 0 = Disables a                             | all peripheral in            | iterrupts       |                  |                |                  |             |
| bit 5-1                           | Unimplement                                | ted: Read as '               | 0'              |                  |                |                  |             |
| bit 0                             | INTEDG: Inte                               | rrupt Edge Sel               | ect bit         |                  |                |                  |             |
|                                   | 1 = Interrupt c                            | on rising edge o             | of INT pin      |                  |                |                  |             |
|                                   | 0 = Interrupt c                            | on failing edge              | of INT pin      |                  |                |                  |             |
| Note:                             | Interrupt flag bits a                      | re set when an               | interrupt       |                  |                |                  |             |
|                                   | condition occurs, re                       | egardless of the             | e state of      |                  |                |                  |             |
| i                                 | its corresponding e                        | enable bit or th             | e Global        |                  |                |                  |             |
|                                   | Enable bit, GIE, o                         | f the INTCON                 | register.       |                  |                |                  |             |
|                                   | User software                              | should ensu                  | ure the         |                  |                |                  |             |
|                                   | appropriate intern<br>prior to enabling ar | ipi ilag bils a<br>interrunt |                 |                  |                |                  |             |
|                                   | phon to chabiling al                       | i interiupt.                 |                 |                  |                |                  |             |

| W-0/0            | W-0/0        | W-0/0             | W-0/0 | W-0/0          | W-0/0            | W-0/0            | W-0/0        |  |  |  |  |
|------------------|--------------|-------------------|-------|----------------|------------------|------------------|--------------|--|--|--|--|
|                  | NVMCON2<7:0> |                   |       |                |                  |                  |              |  |  |  |  |
| bit 7            |              |                   |       |                |                  |                  | bit 0        |  |  |  |  |
|                  |              |                   |       |                |                  |                  |              |  |  |  |  |
| Legend:          |              |                   |       |                |                  |                  |              |  |  |  |  |
| R = Readable     | bit          | W = Writable I    | bit   | U = Unimpler   | nented bit, read | as '0'           |              |  |  |  |  |
| S = Bit can onl  | y be set     | x = Bit is unkn   | own   | -n/n = Value a | at POR and BO    | R/Value at all c | other Resets |  |  |  |  |
| '1' = Bit is set |              | '0' = Bit is clea | ared  |                |                  |                  |              |  |  |  |  |

### REGISTER 10-6: NVMCON2: NONVOLATILE MEMORY CONTROL 2 REGISTER

bit 7-0 **NVMCON2<7:0>:** Flash Memory Unlock Pattern bits To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the NVMCON1 register. The value written to this register is used to unlock the writes.

TABLE 10-5: SUMMARY OF REGISTERS ASSOCIATED WITH NONVOLATILE MEMORY (NVM)

| Name    | Bit 7  | Bit 6       | Bit 5 | Bit 4  | Bit 3      | Bit 2   | Bit 1  | Bit 0  | Register<br>on Page |
|---------|--------|-------------|-------|--------|------------|---------|--------|--------|---------------------|
| INTCON  | GIE    | PEIE        | —     | —      | —          | —       | —      | INTEDG | 134                 |
| PIE7    | SCANIE | CRCIE       | NVMIE | NCO1IE | —          | CWG3IE  | CWG2IE | CWG1IE | 137                 |
| PIR7    | SCANIF | CRCIF       | NVMIF | NCO1IF | —          | CWG3IF  | CWG2IF | CWG1IF | 146                 |
| NVMCON1 | _      | NVMREGS     | LWLO  | FREE   | WRERR      | WREN    | WR     | RD     | 186                 |
| NVMCON2 |        |             |       | NVMCC  | N2<7:0>    |         |        |        | 187                 |
| NVMADRL |        |             |       | NVMAE  | )R<7:0>    |         |        |        | 185                 |
| NVMADRH | (1)    |             |       | N      | VMADR<14:8 | }>      |        |        | 185                 |
| NVMDATL |        | NVMDAT<7:0> |       |        |            |         |        |        |                     |
| NVMDATH | _      | _           |       |        | NVMDA      | T<13:8> |        |        | 185                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by NVM.

Note 1: Unimplemented, read as '1'.

#### REGISTER 12-4: LATA: PORTA DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATA7   | LATA6   | LATA5   | LATA4   | LATA3   | LATA2   | LATA1   | LATA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATA<7:0>: RA<7:0> Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values.

### REGISTER 12-5: ANSELA: PORTA ANALOG SELECT REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSA7   | ANSA6   | ANSA5   | ANSA4   | ANSA3   | ANSA2   | ANSA1   | ANSA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ANSA<7:0>: Analog Select between Analog or Digital Function on pins RA<7:0>, respectively

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# 15.0 INTERRUPT-ON-CHANGE

All pins on all ports (except PORTD on PIC16F18875 devices) can be configured to operate as Interrupt-On-Change (IOC) pins. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual pin, or combination of pins, can be configured to generate an interrupt. The interrupt-on-change module has the following features:

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- · Rising and falling edge detection
- Individual pin interrupt flags

Figure 15-1 is a block diagram of the IOC module.

### 15.1 Enabling the Module

To allow individual pins to generate an interrupt, the IOCIE bit of the PIE0 register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

### 15.2 Individual Pin Configuration

For each pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated bit of the IOCxP register is set. To enable a pin to detect a falling edge, the associated bit of the IOCxN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting the associated bits in both of the IOCxP and IOCxN registers.

# 15.3 Interrupt Flags

The bits located in the IOCxF registers are status flags that correspond to the interrupt-on-change pins of each port. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the PIR0 register reflects the status of all IOCxF bits.

# 15.4 Clearing Interrupt Flags

The individual status flags, (IOCxF register bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.

In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

#### EXAMPLE 15-1: CLEARING INTERRUPT FLAGS (PORTA EXAMPLE)

MOVLW 0xff XORWF IOCAF, W ANDWF IOCAF, F

# 15.5 Operation in Sleep

The interrupt-on-change interrupt sequence will wake the device from Sleep mode, if the IOCIE bit is set.

If an edge is detected while in Sleep mode, the affected IOCxF register will be updated prior to the first instruction executed out of Sleep.

# 16.3 Register Definitions: FVR Control

#### REGISTER 16-1: FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER

| R/W-0/0 | R-q/q                 | R/W-0/0             | R/W-0/0              | R/W-0/0     | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|---------|-----------------------|---------------------|----------------------|-------------|---------|---------|---------|
| FVREN   | FVRRDY <sup>(1)</sup> | TSEN <sup>(3)</sup> | TSRNG <sup>(3)</sup> | CDAFVR<1:0> |         | ADFVI   | R<1:0>  |
| bit 7   |                       |                     |                      |             |         |         | bit 0   |

| Legend:                                             |                                                                            |                                                                |                                                       |  |  |  |  |  |
|-----------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|
| R = Reada                                           | able bit                                                                   | W = Writable bit                                               | U = Unimplemented bit, read as '0'                    |  |  |  |  |  |
| u = Bit is ι                                        | unchanged                                                                  | x = Bit is unknown                                             | -n/n = Value at POR and BOR/Value at all other Resets |  |  |  |  |  |
| '1' = Bit is                                        | set                                                                        | '0' = Bit is cleared                                           | q = Value depends on condition                        |  |  |  |  |  |
|                                                     |                                                                            |                                                                |                                                       |  |  |  |  |  |
| bit 7                                               | FVREN: Fiz                                                                 | ked Voltage Reference Enal                                     | ble bit                                               |  |  |  |  |  |
|                                                     | 1 = Fixed                                                                  | /oltage Reference is enable                                    | d.                                                    |  |  |  |  |  |
|                                                     | 0 = Fixed                                                                  | /oltage Reference is disable                                   | ed                                                    |  |  |  |  |  |
| bit 6                                               | bit 6 <b>FVRRDY:</b> Fixed Voltage Reference Ready Flag bit <sup>(1)</sup> |                                                                |                                                       |  |  |  |  |  |
| 1 = Fixed Voltage Reference output is ready for use |                                                                            |                                                                |                                                       |  |  |  |  |  |
|                                                     |                                                                            | /oltage Reference output is                                    | not ready or not enabled                              |  |  |  |  |  |
| bit 5                                               | TSEN: Tem                                                                  | perature Indicator Enable b                                    | it <sup>(3)</sup>                                     |  |  |  |  |  |
|                                                     | 1 = Iempe                                                                  | rature Indicator is enabled                                    |                                                       |  |  |  |  |  |
|                                                     |                                                                            |                                                                | (2)                                                   |  |  |  |  |  |
| bit 4                                               |                                                                            | mperature Indicator Range                                      | Selection bit <sup>(3)</sup>                          |  |  |  |  |  |
|                                                     | $\perp = VOUT =$                                                           | VDD - 4VT (High Range)                                         |                                                       |  |  |  |  |  |
| h:+ 0 0                                             |                                                                            | · VDD - ZVT (LOW Range)                                        | ar Cain Calastian hita                                |  |  |  |  |  |
| DIT 3-2                                             |                                                                            | areter EVD Buffer Coin is 4                                    | er Gain Selection bits $(4,006)/(2)$                  |  |  |  |  |  |
|                                                     | 11 = Comp                                                                  | 11 = Comparator FVR Buffer Gain is 4x, $(4.096V)^{4}$          |                                                       |  |  |  |  |  |
|                                                     | 01 = Comp                                                                  | $10 = \text{Comparator FVR Buffer Gain is 2x, (2.040 V)}^{-7}$ |                                                       |  |  |  |  |  |
|                                                     | 00 = Comp                                                                  | arator FVR Buffer is off                                       | ., (                                                  |  |  |  |  |  |
| bit 1-0                                             | ADFVR<1:                                                                   | 0>: ADC FVR Buffer Gain S                                      | Selection bit                                         |  |  |  |  |  |
|                                                     | 11 = ADC F                                                                 | VR Buffer Gain is 4x, (4.09                                    | 6V) <sup>(2)</sup>                                    |  |  |  |  |  |
|                                                     | 10 = ADC F                                                                 | VR Buffer Gain is 2x, (2.04                                    | 8V) <sup>(2)</sup>                                    |  |  |  |  |  |
|                                                     | 01 = ADC F                                                                 | VR Buffer Gain is 1x, (1.02                                    | 4V)                                                   |  |  |  |  |  |
|                                                     | 00 = ADC F                                                                 | FVR Buffer is off                                              |                                                       |  |  |  |  |  |
| Note 1:                                             | FVRRDY is alwa                                                             | ays '1' for PIC16F18855/75                                     | devices only.                                         |  |  |  |  |  |
| 2:                                                  | Fixed Voltage R                                                            | eference output cannot exce                                    | eed VDD.                                              |  |  |  |  |  |
| 3:                                                  | See Section 17                                                             | 0 "Temperature Indicator                                       | Module" for additional information.                   |  |  |  |  |  |

# FIGURE 20-12: CWG SHUTDOWN BLOCK DIAGRAM



PIC16(L)F18855/75

# 24.2 FIXED DUTY CYCLE MODE

In Fixed Duty Cycle (FDC) mode, every time the accumulator overflows (NCO\_overflow), the output is toggled. This provides a 50% duty cycle, provided that the increment value remains constant. For more information, see Figure 24-2.

The FDC mode is selected by clearing the N1PFM bit in the NCO1CON register.

# 24.3 PULSE FREQUENCY MODE

In Pulse Frequency (PF) mode, every time the Accumulator overflows, the output becomes active for one or more clock periods. Once the clock period expires, the output returns to an inactive state. This provides a pulsed output. The output becomes active on the rising clock edge immediately following the overflow event. For more information, see Figure 24-2.

The value of the active and inactive states depends on the polarity bit, N1POL in the NCO1CON register.

The PF mode is selected by setting the N1PFM bit in the NCO1CON register.

#### 24.3.1 OUTPUT PULSE WIDTH CONTROL

When operating in PF mode, the active state of the output can vary in width by multiple clock periods. Various pulse widths are selected with the N1PWS<2:0> bits in the NCO1CLK register.

When the selected pulse width is greater than the Accumulator overflow time frame, then DDS operation is undefined.

# 24.4 OUTPUT POLARITY CONTROL

The last stage in the NCO module is the output polarity. The N1POL bit in the NCO1CON register selects the output polarity. Changing the polarity while the interrupts are enabled will cause an interrupt for the resulting output transition.

The NCO output signal is available to the following peripherals:

- CLC
- CWG
- Timer1/3/5
- Timer2/4/6
- SMT
- DSM
- Reference Clock Output

#### 24.5 Interrupts

When the accumulator overflows (NCO\_overflow), the NCO Interrupt Flag bit, NCO1IF, of the PIR7 register is set. To enable the interrupt event (NCO\_interrupt), the following bits must be set:

- N1EN bit of the NCO1CON register
- · NCO1IE bit of the PIE7 register
- PEIE bit of the INTCON register
- · GIE bit of the INTCON register

The interrupt must be cleared by software by clearing the NCO1IF bit in the Interrupt Service Routine.

#### 24.6 Effects of a Reset

All of the NCO registers are cleared to zero as the result of a Reset.

#### 24.7 Operation in Sleep

The NCO module operates independently from the system clock and will continue to run during Sleep, provided that the clock source selected remains active.

The HFINTOSC remains active during Sleep when the NCO module is enabled and the HFINTOSC is selected as the clock source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and the NCO clock source, when the NCO is enabled, the CPU will go idle during Sleep, but the NCO will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

| U-0                                                              | U-0                                        | U-0                               | R/W-x/u       | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u     |  |  |  |
|------------------------------------------------------------------|--------------------------------------------|-----------------------------------|---------------|----------------|------------------|------------------|-------------|--|--|--|
|                                                                  |                                            | —                                 |               |                | MDMS<4:0>(1      | )                |             |  |  |  |
| bit 7                                                            |                                            |                                   |               |                |                  |                  | bit C       |  |  |  |
|                                                                  |                                            |                                   |               |                |                  |                  |             |  |  |  |
| Legend:                                                          |                                            |                                   |               |                |                  |                  |             |  |  |  |
| R = Readable                                                     | bit                                        | W = Writable                      | bit           | U = Unimpler   | nented bit, read | 1 as '0'         |             |  |  |  |
| u = Bit is unchanged                                             |                                            | x = Bit is unkr                   | nown          | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |  |  |  |
| '1' = Bit is set                                                 |                                            | '0' = Bit is cle                  | ared          |                |                  |                  |             |  |  |  |
|                                                                  |                                            |                                   |               |                |                  |                  |             |  |  |  |
| bit 7-5                                                          | Unimplemen                                 | ted: Read as '                    | 0'            |                |                  |                  |             |  |  |  |
| bit 4-0 MDMS<4:0> Modulator Source Selection bits <sup>(1)</sup> |                                            |                                   |               |                |                  |                  |             |  |  |  |
|                                                                  | 11111-10100                                | = Reserved                        |               |                |                  |                  |             |  |  |  |
|                                                                  | 10011 <b>= MSS</b>                         | SP2_out                           |               |                |                  |                  |             |  |  |  |
|                                                                  | 10010 = MSS                                | .0 = MSSP1_out                    |               |                |                  |                  |             |  |  |  |
|                                                                  | 10001 <b>= EUS</b>                         | ART TX/CK o                       | utput         |                |                  |                  |             |  |  |  |
|                                                                  | 10000 <b>= EUS</b>                         | ART DT outpu                      | ıt            |                |                  |                  |             |  |  |  |
|                                                                  | 01111 = LC4                                | _out                              |               |                |                  |                  |             |  |  |  |
|                                                                  | 01110 = LC3                                | _out                              |               |                |                  |                  |             |  |  |  |
|                                                                  | 01101 = LC2                                | _out                              |               |                |                  |                  |             |  |  |  |
|                                                                  | 01100 = LC1                                | _out                              |               |                |                  |                  |             |  |  |  |
|                                                                  | 01011 <b>= C2O</b>                         | UT_sync                           |               |                |                  |                  |             |  |  |  |
|                                                                  | 01010 = C10                                | UI_sync                           |               |                |                  |                  |             |  |  |  |
|                                                                  | 01001 = NCC                                | output                            |               |                |                  |                  |             |  |  |  |
|                                                                  | 01000 = PWN                                | //_out                            |               |                |                  |                  |             |  |  |  |
|                                                                  | 00111 = PWN                                |                                   |               |                |                  |                  |             |  |  |  |
|                                                                  | 00110 = CCF                                | '5 output (PWI                    | A Output mod  | e oniy)        |                  |                  |             |  |  |  |
|                                                                  | 00101 = CCP4 output (PWM Output mode only) |                                   |               |                |                  |                  |             |  |  |  |
|                                                                  | 00100 = CCF                                | JP3 output (PWM Output mode only) |               |                |                  |                  |             |  |  |  |
|                                                                  |                                            | 2 output (PWI                     |               | e only)        |                  |                  |             |  |  |  |
|                                                                  | 00010 = 000                                |                                   | NI Output mod | e only)        |                  |                  |             |  |  |  |
|                                                                  |                                            |                                   |               |                |                  |                  |             |  |  |  |
|                                                                  | 00000 = BII s                              |                                   | JORGEES       |                |                  |                  |             |  |  |  |

#### **REGISTER 26-6: MDSRC: MODULATOR SOURCE REGISTER**

Note 1: Narrowed carrier pulse widths or spurs may occur in the signal stream if the carrier is not synchronized.

# 27.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, Timer0 operates as a timer and will increment on multiples of the clock source, as determined by the Timer0 prescaler.

### 27.2.2 EXTERNAL CLOCK SOURCE

When an external clock source is selected, Timer0 can operate as either a timer or a counter. Timer0 will increment on multiples of the rising edge of the external clock source, as determined by the Timer0 prescaler.

# 27.3 Programmable Prescaler

A software programmable prescaler is available for exclusive use with Timer0. There are 16 prescaler options for Timer0 ranging in powers of two from 1:1 to 1:32768. The prescaler values are selected using the T0CKPS<3:0> bits of the T0CON1 register.

The prescaler is not directly readable or writable. Clearing the prescaler register can be done by writing to the TMR0L register or the T0CON1 register.

# 27.4 Programmable Postscaler

A software programmable postscaler (output divider) is available for exclusive use with Timer0. There are 16 postscaler options for Timer0 ranging from 1:1 to 1:16. The postscaler values are selected using the TOOUTPS<3:0> bits of the TOCON0 register.

The postscaler is not directly readable or writable. Clearing the postscaler register can be done by writing to the TMR0L register or the T0CON0 register.

# 27.5 Operation during Sleep

When operating synchronously, Timer0 will halt. When operating asynchronously, Timer0 will continue to increment and wake the device from Sleep (if Timer0 interrupts are enabled) provided that the input clock source is active.

# 27.6 Timer0 Interrupts

The Timer0 interrupt flag bit (TMR0IF) is set when either of the following conditions occur:

- 8-bit TMR0L matches the TMR0H value
- 16-bit TMR0 rolls over from 'FFFFh'

When the postscaler bits (T0OUTPS<3:0>) are set to 1:1 operation (no division), the T0IF flag bit will be set with every TMR0 match or rollover. In general, the TMR0IF flag bit will be set every T0OUTPS +1 matches or rollovers.

If Timer0 interrupts are enabled (TMR0IE bit of the PIE0 register = 1), the CPU will be interrupted and the device may wake from sleep (see Section 27.2, Clock Source Selection for more details).

# 27.7 Timer0 Output

The Timer0 output can be routed to any I/O pin via the RxyPPS output selection register (see **Section 13.0** "**Peripheral Pin Select (PPS) Module**" for additional information). The Timer0 output can also be used by other peripherals, such as the Auto-conversion Trigger of the Analog-to-Digital Converter. Finally, the Timer0 output can be monitored through software via the Timer0 output bit (T0OUT) of the T0CON0 register (Register 27-1).

TMR0\_out will be one postscaled clock period when a match occurs between TMR0L and TMR0H in 8-bit mode, or when TMR0 rolls over in 16-bit mode. The Timer0 output is a 50% duty cycle that toggles on each TMR0\_out rising clock edge.

#### 31.6.6 I<sup>2</sup>C MASTER MODE TRANSMISSION

Transmission of a data byte, a 7-bit address or the other half of a 10-bit address is accomplished by simply writing a value to the SSPxBUF register. This action will set the Buffer Full flag bit, BF, and allow the Baud Rate Generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDA pin after the falling edge of SCL is asserted. SCL is held low for one Baud Rate Generator rollover count (TBRG). Data should be valid before SCL is released high. When the SCL pin is released high, it is held that way for TBRG. The data on the SDA pin must remain stable for that duration and some hold time after the next falling edge of SCL. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDA. This allows the slave device being addressed to respond with an ACK bit during the ninth bit time if an address match occurred, or if data was received properly. The status of  $\overline{ACK}$  is written into the ACKSTAT bit on the rising edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit, ACKSTAT, is cleared. If not, the bit is set. After the ninth clock, the SSPxIF bit is set and the master clock (Baud Rate Generator) is suspended until the next data byte is loaded into the SSPxBUF, leaving SCL low and SDA unchanged (Figure 31-28).

After the write to the SSPxBUF, each bit of the address will be shifted out on the falling edge of SCL until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will release the SDA pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDA pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT Status bit of the SSPxCON2 register. Following the falling edge of the ninth clock transmission of the address, the SSPxIF is set, the BF flag is cleared and the Baud Rate Generator is turned off until another write to the SSPxBUF takes place, holding SCL low and allowing SDA to float.

#### 31.6.6.1 BF Status Flag

In Transmit mode, the BF bit of the SSPxSTAT register is set when the CPU writes to SSPxBUF and is cleared when all eight bits are shifted out.

### 31.6.6.2 WCOL Status Flag

If the user writes the SSPxBUF when a transmit is already in progress (i.e., SSPxSR is still shifting out a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

WCOL must be cleared by software before the next transmission.

#### 31.6.6.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit of the SSPxCON2 register is cleared when the slave has sent an Acknowledge ( $\overrightarrow{ACK} = 0$ ) and is set when the slave does not Acknowledge ( $\overrightarrow{ACK} = 1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

31.6.6.4 Typical transmit sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPxCON2 register.
- 2. SSPxIF is set by hardware on completion of the Start.
- 3. SSPxIF is cleared by software.
- 4. The MSSP module will wait the required start time before any other operation takes place.
- 5. The user loads the SSPxBUF with the slave address to transmit.
- 6. Address is shifted out the SDA pin until all eight bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 9. The user loads the SSPxBUF with eight bits of data.
- 10. Data is shifted out the SDA pin until all eight bits are transmitted.
- 11. The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- 12. Steps 8-11 are repeated for all transmitted data bytes.
- The user generates a Stop or Restart condition by setting the PEN or RSEN bits of the SSPx-CON2 register. Interrupt is generated once the Stop/Restart condition is complete.

# 32.0 SIGNAL MEASUREMENT TIMER (SMT)

The SMT is a 24-bit counter with advanced clock and gating logic, which can be configured for measuring a variety of digital signal parameters such as pulse width, frequency and duty cycle, and the time difference between edges on two signals.

Features of the SMT include:

- · 24-bit timer/counter
  - Three 8-bit registers (SMTxL/H/U)
  - Readable and writable
  - Optional 16-bit operating mode
- · Two 24-bit measurement capture registers
- One 24-bit period match register
- Multi-mode operation, including relative timing measurement
- · Interrupt on period match
- · Multiple clock, gate and signal sources
- Interrupt on acquisition complete
- · Ability to read current input values

Note: These devices implement two SMT modules. All references to SMTx apply to SMT1 and SMT2.



#### 33.3.5 RECEIVING A BREAK CHARACTER

The Enhanced EUSART module can receive a Break character in two ways.

The first method to detect a Break character uses the FERR bit of the RC1STA register and the received data as indicated by RCREG. The Baud Rate Generator is assumed to have been initialized to the expected baud rate.

A Break character has been received when:

- · RCIF bit is set
- FERR bit is set
- RCREG = 00h

The second method uses the Auto-Wake-up feature described in **Section 33.3.3 "Auto-Wake-up on Break"**. By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt, and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Detect feature. For both methods, the user can set the ABDEN bit of the BAUD1CON register before placing the EUSART in Sleep mode.





# 33.4.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 33.4.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- · SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 33.4.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RCIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RC1STA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RC1STA register or by clearing the SPEN bit which resets the EUSART.

| <b>REGISTER 3</b>  | 4-2: CLKR                     | CLK: CLOCK           | REFERENC | CE CLOCK S                                            | ELECTION R | EGISTER |         |  |  |
|--------------------|-------------------------------|----------------------|----------|-------------------------------------------------------|------------|---------|---------|--|--|
| U-0                | U-0                           | U-0                  | U-0      | R/W-0/0                                               | R/W-0/0    | R/W-0/0 | R/W-0/0 |  |  |
|                    |                               | —                    | —        | CLKRCLK<3:0>                                          |            |         |         |  |  |
| bit 7              |                               |                      |          |                                                       |            |         | bit 0   |  |  |
|                    |                               |                      |          |                                                       |            |         |         |  |  |
| Legend:            |                               |                      |          |                                                       |            |         |         |  |  |
| R = Readable       | bit                           | W = Writable bit     |          | U = Unimplemented bit, read as '0'                    |            |         |         |  |  |
| u = Bit is unch    | anged                         | x = Bit is unknown   |          | -n/n = Value at POR and BOR/Value at all other Resets |            |         |         |  |  |
| '1' = Bit is set   |                               | '0' = Bit is cleared |          |                                                       |            |         |         |  |  |
|                    |                               |                      |          |                                                       |            |         |         |  |  |
| bit 7-4            | Unimplemen                    | ted: Read as '       | 0'       |                                                       |            |         |         |  |  |
| bit 3-0            | CLKRCLK<3:0>: CLKR Input bits |                      |          |                                                       |            |         |         |  |  |
| Clock Selection    |                               |                      |          |                                                       |            |         |         |  |  |
| 1111 = Reserved    |                               |                      |          |                                                       |            |         |         |  |  |
|                    | •                             |                      |          |                                                       |            |         |         |  |  |
|                    | •                             |                      |          |                                                       |            |         |         |  |  |
|                    | 1010 <b>= Rese</b> r          | rved                 |          |                                                       |            |         |         |  |  |
|                    | 1001 = LC4                    | out                  |          |                                                       |            |         |         |  |  |
|                    | 1000 = LC3_                   | out                  |          |                                                       |            |         |         |  |  |
| 0111 = LC2_out     |                               |                      |          |                                                       |            |         |         |  |  |
| 0110 = LC1_out     |                               |                      |          |                                                       |            |         |         |  |  |
| 0101 = NCO  output |                               |                      |          |                                                       |            |         |         |  |  |
| 0100 = 5050        |                               |                      |          |                                                       |            |         |         |  |  |
| 0010 = LFINTOSC    |                               |                      |          |                                                       |            |         |         |  |  |
| 0001 = HFINTOSC    |                               |                      |          |                                                       |            |         |         |  |  |
| 0000 <b>= FOSC</b> |                               |                      |          |                                                       |            |         |         |  |  |
|                    |                               |                      |          |                                                       |            |         |         |  |  |

| TABLE 34-1: | SUMMARY OF REGISTERS | <b>ASSOCIATED WITH CL</b> | <b>_OCK REFERENCE OUTPUT</b> |
|-------------|----------------------|---------------------------|------------------------------|
|-------------|----------------------|---------------------------|------------------------------|

| Name     | Bit 7  | Bit 6 | Bit 5 | Bit 4       | Bit 3                | Bit 2 | Bit 1 | Bit 0 | Register<br>on Page |
|----------|--------|-------|-------|-------------|----------------------|-------|-------|-------|---------------------|
| CLKRCON  | CLKREN |       |       | CLKRD       | )C<1:0> CLKRDIV<2:0> |       |       | 584   |                     |
| CLKRCLK  | —      | _     |       | _           | CLKRCLK<3:0>         |       |       |       | 585                 |
| CLCxSELy | —      | —     | _     | LCxDyS<4:0> |                      |       |       | 329   |                     |
| MDCARH   | —      | —     | —     | _           | MDCHS<3:0>           |       |       | 400   |                     |
| MDCARL   | —      | —     | _     | _           | - MDCLS<3:0>         |       |       | 401   |                     |
| RxyPPS   | _      | _     |       | RxyPPS<4:0> |                      |       | 250   |       |                     |

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the CLKR module.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



Frequency Error, PIC16F18855/75 Only.



**FIGURE 38-92:** HFINTOSC Frequency Error, VDD = 3.0V.



FIGURE 38-93:

Schmitt Trigger High Values.



FIGURE 38-94: Schmitt Trig

Schmitt Trigger Low Values.



FIGURE 38-95: Input Level, TTL.



Control Enabled.

# 40.0 PACKAGING INFORMATION

# 40.1 Package Marking Information



| Legend | : XXX                                                                                                                                                        | Customer-specific information                                     |  |  |  |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--|
|        | Y                                                                                                                                                            | Year code (last digit of calendar year)                           |  |  |  |  |  |
|        | ΥY                                                                                                                                                           | Year code (last 2 digits of calendar year)                        |  |  |  |  |  |
|        | WW                                                                                                                                                           | Week code (week of January 1 is week '01')                        |  |  |  |  |  |
|        | NNN Alphanumeric traceability code                                                                                                                           |                                                                   |  |  |  |  |  |
|        | (e3) Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)                                                                                                |                                                                   |  |  |  |  |  |
|        | *                                                                                                                                                            | This package is Pb-free. The Pb-free JEDEC designator ( $(e_3)$ ) |  |  |  |  |  |
|        |                                                                                                                                                              | can be found on the outer packaging for this package.             |  |  |  |  |  |
|        |                                                                                                                                                              |                                                                   |  |  |  |  |  |
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available |                                                                   |  |  |  |  |  |
|        |                                                                                                                                                              |                                                                   |  |  |  |  |  |
|        | characters for customer-specific information.                                                                                                                |                                                                   |  |  |  |  |  |
|        |                                                                                                                                                              |                                                                   |  |  |  |  |  |

# 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |          | MILLIMETERS | 3     |
|--------------------------|------------------|----------|-------------|-------|
| Dimensio                 | Dimension Limits |          | NOM         | MAX   |
| Number of Pins           | N 28             |          |             |       |
| Pitch                    | е                |          | 0.65 BSC    |       |
| Overall Height           | Α                | -        | -           | 2.00  |
| Molded Package Thickness | A2               | 1.65     | 1.75        | 1.85  |
| Standoff                 | A1               | 0.05     | -           | -     |
| Overall Width            | Е                | 7.40     | 7.80        | 8.20  |
| Molded Package Width     | E1               | 5.00     | 5.30        | 5.60  |
| Overall Length           | D                | 9.90     | 10.20       | 10.50 |
| Foot Length              | L                | 0.55     | 0.75        | 0.95  |
| Footprint                | L1               | 1.25 REF |             |       |
| Lead Thickness           | С                | 0.09     | -           | 0.25  |
| Foot Angle               | φ                | 0°       | 4°          | 8°    |
| Lead Width               | b                | 0.22     | _           | 0.38  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B