

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

÷ХГ

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 32MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 25                                                                           |
| Program Memory Size        | 14KB (8K x 14)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 256 x 8                                                                      |
| RAM Size                   | 1K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                         |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 28-UFQFN Exposed Pad                                                         |
| Supplier Device Package    | 28-UQFN (4x4)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18855t-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### REGISTER 12-4: LATA: PORTA DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATA7   | LATA6   | LATA5   | LATA4   | LATA3   | LATA2   | LATA1   | LATA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATA<7:0>: RA<7:0> Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values.

### REGISTER 12-5: ANSELA: PORTA ANALOG SELECT REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSA7   | ANSA6   | ANSA5   | ANSA4   | ANSA3   | ANSA2   | ANSA1   | ANSA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ANSA<7:0>: Analog Select between Analog or Digital Function on pins RA<7:0>, respectively

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

| REGISTER 20-2: | CWGxCON1: | <b>CWGx CONTROL</b> | <b>REGISTER 1</b> |
|----------------|-----------|---------------------|-------------------|
|----------------|-----------|---------------------|-------------------|

| U-0   | U-0 | R-x | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|-----|-----|-----|---------|---------|---------|---------|
|       | —   | IN  | _   | POLD    | POLC    | POLB    | POLA    |
| bit 7 |     |     |     |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |
|                      |                      |                                                       |

| bit 7-6 | Unimplemented: Read as '0'                                                                            |
|---------|-------------------------------------------------------------------------------------------------------|
| bit 5   | IN: CWG Input Value                                                                                   |
| bit 4   | Unimplemented: Read as '0'                                                                            |
| bit 3   | POLD: CWGxD Output Polarity bit                                                                       |
|         | <ul><li>1 = Signal output is inverted polarity</li><li>0 = Signal output is normal polarity</li></ul> |
| bit 2   | POLC: CWGxC Output Polarity bit                                                                       |
|         | <ul><li>1 = Signal output is inverted polarity</li><li>0 = Signal output is normal polarity</li></ul> |
| bit 1   | POLB: CWGxB Output Polarity bit                                                                       |
|         | <ul><li>1 = Signal output is inverted polarity</li><li>0 = Signal output is normal polarity</li></ul> |
| bit 0   | POLA: CWGxA Output Polarity bit                                                                       |
|         | <ul><li>1 = Signal output is inverted polarity</li><li>0 = Signal output is normal polarity</li></ul> |

| Name       | Bit 7    | Bit 6 | Bit 5       | Bit 4 | Bit 3 | Bit 2 | Bit 1     | Bit 0 | Register<br>on Page |
|------------|----------|-------|-------------|-------|-------|-------|-----------|-------|---------------------|
| CWG1CLKCON | _        | —     | —           | —     | -     | —     | -         | CS    | 312                 |
| CWG1ISM    | —        | —     | — — IS<3:0> |       |       |       |           | 312   |                     |
| CWG1DBR    | —        | _     |             |       | DBR   | <5:0> |           |       | 308                 |
| CWG1DBF    | —        | _     |             |       | DBF   | <5:0> |           |       | 308                 |
| CWG1CON0   | EN       | LD    | —           | —     | _     |       | MODE<2:0> |       | 311                 |
| CWG1CON1   | —        |       | IN          | —     | POLD  | POLC  | POLB      | POLA  | 307                 |
| CWG1AS0    | SHUTDOWN | REN   | LSBD        | <1:0> | LSAC  | <1:0> | —         | —     | 309                 |
| CWG1AS1    | —        | AS6E  | AS5E        | AS4E  | AS3E  | AS2E  | AS1E      | AS0E  | 310                 |
| CWG1STR    | OVRD     | OVRC  | OVRB        | OVRA  | STRD  | STRC  | STRB      | STRA  | 311                 |
| CWG2CLKCON | —        |       | _           | —     | _     | —     | —         | CS    | 312                 |
| CWG2ISM    | —        |       | _           | —     |       | ١S·   | <3:0>     |       | 312                 |
| CWG2DBR    | —        |       |             |       | DBR   | <5:0> |           |       | 308                 |
| CWG2DBF    | —        |       |             |       | DBF   | <5:0> |           |       | 308                 |
| CWG2CON0   | EN       | LD    | _           | —     | _     |       | MODE<2:0> |       | 311                 |
| CWG2CON1   | —        |       | IN          | —     | POLD  | POLC  | POLB      | POLA  | 307                 |
| CWG2AS0    | SHUTDOWN | REN   | LSBD        | <1:0> | LSAC  | <1:0> | —         | —     | 309                 |
| CWG2AS1    | —        | AS6E  | AS5E        | AS4E  | AS3E  | AS2E  | AS1E      | AS0E  | 310                 |
| CWG2STR    | OVRD     | OVRC  | OVRB        | OVRA  | STRD  | STRC  | STRB      | STRA  | 311                 |
| CWG3CLKCON | —        |       | _           | —     | _     | —     | —         | CS    | 312                 |
| CWG3ISM    | —        | _     | _           | _     |       | ١S•   | <3:0>     |       | 312                 |
| CWG3DBR    | —        | _     |             |       | DBR   | <5:0> |           |       | 308                 |
| CWG3DBF    | —        | _     |             |       | DBF   | <5:0> |           |       | 308                 |
| CWG3CON0   | EN       | LD    | _           | _     | _     |       | MODE<2:0> |       | 311                 |
| CWG3CON1   | —        | _     | IN          | _     | POLD  | POLC  | POLB      | POLA  | 307                 |
| CWG3AS0    | SHUTDOWN | REN   | LSBD        | <1:0> | LSAC  | <1:0> | _         | —     | 309                 |
| CWG3AS1    | _        | AS6E  | AS5E        | AS4E  | AS3E  | AS2E  | AS1E      | AS0E  | 310                 |
| CWG3STR    | OVRD     | OVRC  | OVRB        | OVRA  | STRD  | STRC  | STRB      | STRA  | 311                 |

#### TABLE 20-4: SUMMARY OF REGISTERS ASSOCIATED WITH CWG

Legend: - = unimplemented locations read as '0'. Shaded cells are not used by CWG.

# 22.0 CONFIGURABLE LOGIC CELL (CLC)

The Configurable Logic Cell (CLCx) module provides programmable logic that operates outside the speed limitations of software execution. The logic cell takes up to 32 input signals and, through the use of configurable gates, reduces the 32 inputs to four logic lines that drive one of eight selectable single-output logic functions.

Input sources are a combination of the following:

- · I/O pins
- Internal clocks
- · Peripherals
- · Register bits

The output can be directed internally to peripherals and to an output pin.

The CLC modules available are shown in Table 22-1.

TABLE 22-1: AVAILABLE CLC MODULES

| Device            | CLC1 | CLC2 | CLC3 | CLC4 |
|-------------------|------|------|------|------|
| PIC16(L)F18855/75 | •    | •    | ٠    | ٠    |

Note: The CLC1, CLC2, CLC3 and CLC4 are four separate module instances of the same CLC module design. Throughout this section, the lower case 'x' in register and bit names is a generic reference to the CLC number (which should be substituted with 1, 2, 3, or 4 during code development). For example, the control register is generically described in this chapter as CLCxCON, but the actual device registers are CLC1CON, CLC2CON, CLC3CON and CLC4CON. Similarly, the LCxEN bit represents the LC1EN, LC2EN, LC3EN and LC4EN bits. Refer to Figure 22-1 for a simplified diagram showing signal flow through the CLCx.

Possible configurations include:

- Combinatorial Logic
  - AND
  - NAND
  - AND-OR
  - AND-OR-INVERT
  - OR-XOR
  - OR-XNOR
- Latches
  - S-R
  - Clocked D with Set and Reset
  - Transparent D with Set and Reset
  - Clocked J-K with Reset

| R/W-x/u          | R/W-x/u                            | R/W-x/u                                | R/W-x/u           | R/W-x/u             | R/W-x/u          | R/W-x/u          | R/W-x/u     |
|------------------|------------------------------------|----------------------------------------|-------------------|---------------------|------------------|------------------|-------------|
| LCxG4D4T         | LCxG4D4N                           | LCxG4D3T                               | LCxG4D3N          | LCxG4D2T            | LCxG4D2N         | LCxG4D1T         | LCxG4D1N    |
| bit 7            |                                    |                                        |                   |                     |                  |                  | bit 0       |
|                  |                                    |                                        |                   |                     |                  |                  |             |
| Legend:          |                                    |                                        |                   |                     |                  |                  |             |
| R = Readable     | bit                                | W = Writable                           | bit               | U = Unimpler        | nented bit, read | as '0'           |             |
| u = Bit is uncha | anged                              | x = Bit is unkr                        | nown              | -n/n = Value a      | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set |                                    | '0' = Bit is clea                      | ared              |                     |                  |                  |             |
|                  |                                    |                                        |                   |                     |                  |                  |             |
| bit 7            | LCxG4D4T: 0                        | Gate 3 Data 4 1                        | rue (non-inve     | rted) bit           |                  |                  |             |
|                  | 1 = CLCIN3 (                       | (true) is gated i                      | nto CLCx Gat      | e 3                 |                  |                  |             |
|                  | 0 = CLCIN3                         | (true) is not gat                      |                   | Gate 3              |                  |                  |             |
| DIT 6            |                                    | Gate 3 Data 4                          | Negated (Invel    | rted) bit           |                  |                  |             |
|                  | 1 = CLCIN3(<br>0 = CLCIN3(         | (inverted) is ga                       | t gated into CLCX | Cx Gate 3           |                  |                  |             |
| bit 5            | LCxG4D3T: (                        | Gate 3 Data 3 1                        | rue (non-inve     | rted) bit           |                  |                  |             |
|                  | 1 = CLCIN2 (                       | (true) is gated i                      | nto CLCx Gat      | e 3                 |                  |                  |             |
|                  | 0 = CLCIN2                         | (true) is not gat                      | ed into CLCx      | Gate 3              |                  |                  |             |
| bit 4            | LCxG4D3N:                          | Gate 3 Data 3 I                        | Negated (inver    | rted) bit           |                  |                  |             |
|                  | 1 = CLCIN2 (                       | (inverted) is ga                       | ted into CLCx     | Gate 3              |                  |                  |             |
|                  | 0 = CLCIN2                         | (inverted) is no                       | t gated into CL   | Cx Gate 3           |                  |                  |             |
| bit 3            | LCxG4D2T: (                        | Jate 3 Data 2 I                        | rue (non-invei    | rted) bit           |                  |                  |             |
|                  | 1 = CLCIN1 (<br>0 = CLCIN1 (       | (true) is gated i<br>(true) is not gat | nto CLCX Gate     | e 3<br>Gate 3       |                  |                  |             |
| bit 2            | LCxG4D2N:                          | Gate 3 Data 2                          | Negated (inve     | rted) bit           |                  |                  |             |
| 2                | 1 = CLCIN1                         | (inverted) is ga                       | ted into CLCx     | Gate 3              |                  |                  |             |
|                  | 0 = CLCIN1                         | (inverted) is no                       | t gated into Cl   | _Cx Gate 3          |                  |                  |             |
| bit 1            | LCxG4D1T: 0                        | Gate 4 Data 1 T                        | rue (non-inve     | rted) bit           |                  |                  |             |
|                  | 1 = CLCINO(                        | (true) is gated i                      | nto CLCx Gat      | e 3                 |                  |                  |             |
|                  | 0 = CLCINO(                        | (true) is not gai                      | ted into CLCx     | Gate 3              |                  |                  |             |
| bit 0            | LCxG4D1N: (                        | Gate 3 Data 1                          | Negated (inver    | rted) bit           |                  |                  |             |
|                  | $\perp = CLCINO ($<br>0 = CLCINO ( | (inverted) is ga                       | ted into CLCX     | Gate 3<br>Cx Gate 3 |                  |                  |             |
|                  |                                    |                                        | i galcu into OL   |                     |                  |                  |             |

# REGISTER 22-10: CLCxGLS3: GATE 3 LOGIC SELECT REGISTER

| R/W-x/u          | R/W-x/u | R/W-x/u            | R/W-x/u | R/W-x/u        | R/W-x/u          | R/W-x/u        | R/W-x/u      |
|------------------|---------|--------------------|---------|----------------|------------------|----------------|--------------|
|                  |         |                    | ADCN    | IT<7:0>        |                  |                |              |
| bit 7            |         |                    |         |                |                  |                | bit 0        |
|                  |         |                    |         |                |                  |                |              |
| Legend:          |         |                    |         |                |                  |                |              |
| R = Readable     | bit     | W = Writable bi    | it      | U = Unimpler   | nented bit, read | d as '0'       |              |
| u = Bit is unch  | anged   | x = Bit is unkno   | wn      | -n/n = Value a | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |         | '0' = Bit is clear | ed      |                |                  |                |              |

#### **REGISTER 23-13: ADCNT: ADC CONVERSION COUNTER REGISTER**

bit 7-0 ADCNT<7:0>: ADC Conversion Counter

Counts the number of times that the ADC is triggered. Determines when the threshold is checked for the Low-Pass Filter, Burst Average, and Average Computation modes. Count saturates at 0xFF and does not roll-over to 0x00.

#### REGISTER 23-14: ADFLTRH: ADC FILTER HIGH BYTE REGISTER

| R-x          | R-x | R-x | R-x | R-x | R-x | R-x | R-x |  |
|--------------|-----|-----|-----|-----|-----|-----|-----|--|
| ADFLTR<15:8> |     |     |     |     |     |     |     |  |
| bit 7 bit 0  |     |     |     |     |     |     |     |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ADFLTR<15:8>: ADC Filter Output Most Significant bits and Sign bit In Accumulate, Average, and Burst Average mode, this is equal to ADACC right shifted by the ADCRS bits of ADCON2. In LPF mode, this is the output of the Lowpass Filter.

#### REGISTER 23-15: ADFLTRL: ADC FILTER LOW BYTE REGISTER

| R-x     | R-x | R-x | R-x   | R-x    | R-x | R-x | R-x   |
|---------|-----|-----|-------|--------|-----|-----|-------|
|         |     |     | ADFLT | R<7:0> |     |     |       |
| bit 7   |     |     |       |        |     |     | bit 0 |
|         |     |     |       |        |     |     |       |
| Legend: |     |     |       |        |     |     |       |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **ADFLTR<7:0>**: ADC Filter Output Least Significant bits In Accumulate, Average, and Burst Average mode, this is equal to ADACC right shifted by the ADCRS bits of ADCON2. In LPF mode, this is the output of the Lowpass Filter.

# 27.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, Timer0 operates as a timer and will increment on multiples of the clock source, as determined by the Timer0 prescaler.

### 27.2.2 EXTERNAL CLOCK SOURCE

When an external clock source is selected, Timer0 can operate as either a timer or a counter. Timer0 will increment on multiples of the rising edge of the external clock source, as determined by the Timer0 prescaler.

# 27.3 Programmable Prescaler

A software programmable prescaler is available for exclusive use with Timer0. There are 16 prescaler options for Timer0 ranging in powers of two from 1:1 to 1:32768. The prescaler values are selected using the T0CKPS<3:0> bits of the T0CON1 register.

The prescaler is not directly readable or writable. Clearing the prescaler register can be done by writing to the TMR0L register or the T0CON1 register.

# 27.4 Programmable Postscaler

A software programmable postscaler (output divider) is available for exclusive use with Timer0. There are 16 postscaler options for Timer0 ranging from 1:1 to 1:16. The postscaler values are selected using the TOOUTPS<3:0> bits of the TOCON0 register.

The postscaler is not directly readable or writable. Clearing the postscaler register can be done by writing to the TMR0L register or the T0CON0 register.

# 27.5 Operation during Sleep

When operating synchronously, Timer0 will halt. When operating asynchronously, Timer0 will continue to increment and wake the device from Sleep (if Timer0 interrupts are enabled) provided that the input clock source is active.

# 27.6 Timer0 Interrupts

The Timer0 interrupt flag bit (TMR0IF) is set when either of the following conditions occur:

- 8-bit TMR0L matches the TMR0H value
- 16-bit TMR0 rolls over from 'FFFFh'

When the postscaler bits (T0OUTPS<3:0>) are set to 1:1 operation (no division), the T0IF flag bit will be set with every TMR0 match or rollover. In general, the TMR0IF flag bit will be set every T0OUTPS +1 matches or rollovers.

If Timer0 interrupts are enabled (TMR0IE bit of the PIE0 register = 1), the CPU will be interrupted and the device may wake from sleep (see Section 27.2, Clock Source Selection for more details).

# 27.7 Timer0 Output

The Timer0 output can be routed to any I/O pin via the RxyPPS output selection register (see **Section 13.0** "**Peripheral Pin Select (PPS) Module**" for additional information). The Timer0 output can also be used by other peripherals, such as the Auto-conversion Trigger of the Analog-to-Digital Converter. Finally, the Timer0 output can be monitored through software via the Timer0 output bit (T0OUT) of the T0CON0 register (Register 27-1).

TMR0\_out will be one postscaled clock period when a match occurs between TMR0L and TMR0H in 8-bit mode, or when TMR0 rolls over in 16-bit mode. The Timer0 output is a 50% duty cycle that toggles on each TMR0\_out rising clock edge.



| TMRxGE                                                         |
|----------------------------------------------------------------|
| TxGPOL                                                         |
| TxGTM                                                          |
| selected                                                       |
|                                                                |
| TxGVAL                                                         |
| TMRxH: TMRxL N XN+1 XN+2 XN+3 N+4 XN+5 XN+6 XN+7 XN+8<br>Count |

# FIGURE 28-5: TIMER1 GATE SINGLE-PULSE MODE



# FIGURE 29-2: TIMER2 CLOCK SOURCE BLOCK DIAGRAM



# 29.1 Timer2 Operation

Timer2 operates in three major modes:

- Free Running Period
- One-shot
- Monostable

Within each mode there are several options for starting, stopping, and reset. Table 29-1 lists the options.

In all modes, the TMR2 count register is incremented on the rising edge of the clock signal from the programmable prescaler. When TMR2 equals T2PR, a high level is output to the postscaler counter. TMR2 is cleared on the next clock input.

An external signal from hardware can also be configured to gate the timer operation or force a TMR2 count Reset. In Gate modes the counter stops when the gate is disabled and resumes when the gate is enabled. In Reset modes the TMR2 count is reset on either the level or edge from the external source.

The TMR2 and T2PR registers are both directly readable and writable. The TMR2 register is cleared and the T2PR register initializes to FFh on any device Reset. Both the prescaler and postscaler counters are cleared on the following events:

- · a write to the TMR2 register
- a write to the T2CON register
- a write to the T2HLT register
- any device Reset
- External Reset Source event that resets the timer.

Note: TMR2 is not cleared when T2CON is written.

### 29.1.1 FREE RUNNING PERIOD MODE

The value of TMR2 is compared to that of the Period register, T2PR, on each clock cycle. When the two values match, the comparator resets the value of TMR2 to 00h on the next cycle and increments the output postscaler counter. When the postscaler count equals the value in the OUTPS<4:0> bits of the TMRxCON1 register then a one clock period wide pulse occurs on the TMR2\_postscaled output, and the postscaler count is cleared.

### 29.1.2 ONE-SHOT MODE

The One-Shot mode is identical to the Free Running Period mode except that the ON bit is cleared and the timer is stopped when TMR2 matches T2PR and will not restart until the T2ON bit is cycled off and on. Postscaler OUTPS<4:0> values other than 0 are meaningless in this mode because the timer is stopped at the first period event and the postscaler is reset when the timer is restarted.

### 29.1.3 MONOSTABLE MODE

Monostable modes are similar to One-Shot modes except that the ON bit is not cleared and the timer can be restarted by an external Reset event.

# 29.2 Timer2 Output

The Timer2 module's primary output is TMR2\_postscaled, which pulses for a single TMR2\_clk period when the postscaler counter matches the value in the OUTPS bits of the TMR2CON register. The T2PR postscaler is incremented each time the TMR2 value matches the T2PR value. This signal can be selected as an input to several other input modules:

- The ADC module, as an Auto-conversion Trigger
- · CWG, as an auto-shutdown source
- · Memory Scanner, as a trigger to begin a scan
- Timer 1/3/5, as a gate input
- Timer 2/4/6, as an external reset signal
- · SMT, as both a window and signal input

In addition, the Timer2 is also used by the CCP module for pulse generation in PWM mode. Both the actual TMR2 value as well as other internal signals are sent to the CCP module to properly clock both the period and pulse width of the PWM signal. See **Section 30.0** "**Capture/Compare/PWM Modules**" for more details on setting up Timer2 for use with the CCP, as well as the timing diagrams in **Section 29.5** "**Operation Examples**" for examples of how the varying Timer2 modes affect CCP PWM output.

#### FIGURE 30-4: SIMPLIFIED PWM BLOCK DIAGRAM



# 30.3.2 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for standard PWM operation:

- Use the desired output pin RxyPPS control to select CCPx as the source and disable the CCPx pin output driver by setting the associated TRIS bit.
- 2. Load the PR2 register with the PWM period value.
- Configure the CCP module for the PWM mode by loading the CCPxCON register with the appropriate values.
- Load the CCPRxL register, and the CCPRxH register with the PWM duty cycle value and configure the CCPxFMT bit of the CCPxCON register to set the proper register alignment.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR4 register. See Note below.
  - Configure the T2CKPS bits of the T2CON register with the Timer prescale value.
  - Enable the Timer by setting the TMR2ON bit of the T2CON register.

- 6. Enable PWM output pin:
  - Wait until the Timer overflows and the TMR2IF bit of the PIR4 register is set. See Note below.
  - Enable the CCPx pin output driver by clearing the associated TRIS bit.
- **Note:** In order to send a complete duty cycle and period on the first PWM output, the above steps must be included in the setup sequence. If it is not critical to start with a complete PWM signal on the first output, then step 6 may be ignored.

### 30.3.3 CCP/PWM CLOCK SELECTION

The PIC16F18855/75 allows each individual CCP and PWM module to select the timer source that controls the module. Each module has an independent selection.

As there are up to three 8-bit timers with auto-reload (Timer2/4/6), PWM mode on the CCP and PWM modules can use any of these timers. The CCPTMRS0 and CCPTMRS1 registers is used to select which timer is used.



# 31.6 I<sup>2</sup>C Master Mode

Master mode is enabled by setting and clearing the appropriate SSPM bits in the SSPxCON1 register and by setting the SSPEN bit. In Master mode, the SDA and SCK pins must be configured as inputs. The MSSP peripheral hardware will override the output driver TRIS controls when necessary to drive the pins low.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the  $I^2C$  bus may be taken when the P bit is set, or the bus is Idle.

In Firmware Controlled Master mode, user code conducts all I<sup>2</sup>C bus operations based on Start and Stop bit condition detection. Start and Stop condition detection is the only active circuitry in this mode. All other communication is done by the user software directly manipulating the SDA and SCL lines.

The following events will cause the SSP Interrupt Flag bit, SSPxIF, to be set (SSP interrupt, if enabled):

- Start condition detected
- · Stop condition detected
- Data transfer byte transmitted/received
- Acknowledge transmitted/received
- Repeated Start generated
  - Note 1: The MSSP module, when configured in I<sup>2</sup>C Master mode, does not allow queuing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSPxBUF register to initiate transmission before the Start condition is complete. In this case, the SSPxBUF will not be written to and the WCOL bit will be set, indicating that a write to the SSPxBUF did not occur
    - 2: Master mode suspends Start/Stop detection when sending the Start/Stop condition by means of the SEN/PEN control bits. The SSPxIF bit is set at the end of the Start/Stop generation when hardware clears the control bit.

#### 31.6.1 I<sup>2</sup>C MASTER MODE OPERATION

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

In Master Transmitter mode, serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted eight bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.

In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the R/W bit. In this case, the R/W bit will be logic '1'. Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate the receive bit. Serial data is received via SDA, while SCL outputs the serial clock. Serial data is received eight bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.

A Baud Rate Generator is used to set the clock frequency output on SCL. See **Section 31.7 "Baud Rate Generator"** for more detail.

#### 31.6.2 CLOCK ARBITRATION

Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, releases the SCL pin (SCL allowed to float high). When the SCL pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCL pin is actually sampled high. When the SCL pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<7:0> and begins counting. This ensures that the SCL high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 31-25).

### FIGURE 31-25: BAUD RATE GENERATOR TIMING WITH CLOCK ARBITRATION



#### 31.6.3 WCOL STATUS FLAG

If the user writes the SSPxBUF when a Start, Restart, Stop, Receive or Transmit sequence is in progress, the WCOL is set and the contents of the buffer are unchanged (the write does not occur). Any time the WCOL bit is set it indicates that an action on SSPxBUF was attempted while the module was not idle.

| Note: | Because queuing of events is not allowed,<br>writing to the lower five bits of SSPxCON2 |
|-------|-----------------------------------------------------------------------------------------|
|       | is disabled until the Start condition is complete.                                      |





# 32.6.7 TIME OF FLIGHT MEASURE MODE

This mode measures the time interval between a rising edge on the SMTWINx input and a rising edge on the SMTx\_signal input, beginning to increment the timer upon observing a rising edge on the SMTWINx input, while updating the SMTxCPR register and resetting the timer upon observing a rising edge on the SMTx\_signal input. In the event of two SMTWINx rising edges without an SMTx\_signal rising edge, it will update the SMTxCPW register with the current value of the timer and reset the timer value. See Figure 32-14 and Figure 32-15.

| Name     | Bit 7          | Bit 6  | Bit 5     | Bit 4                                       | Bit 3     | Bit 2     | Bit 1     | Bit 0  | Register<br>on Page |  |  |
|----------|----------------|--------|-----------|---------------------------------------------|-----------|-----------|-----------|--------|---------------------|--|--|
| PIE8     | —              | —      | SMT2PWAIE | SMT2PRAIE                                   | SMT2IE    | SMT1PWAIE | SMT1PRAIE | SMT1IE | 143                 |  |  |
| PIR8     | —              | —      | SMT2PWAIF | SMT2PRAIF SMT2IF SMT1PWAIF SMT1PRAIF SMT1IF |           |           |           |        |                     |  |  |
| SMT1TMRL |                |        |           | SMT1TM                                      | R<7:0>    |           |           |        | 549                 |  |  |
| SMT1TMRH |                |        |           | SMT1TM                                      | R<15:8>   |           |           |        | 549                 |  |  |
| SMT1TMRU | SMT1TMR<23:16> |        |           |                                             |           |           |           |        |                     |  |  |
| SMT1CPRL | SMT1CPR<7:0>   |        |           |                                             |           |           |           |        |                     |  |  |
| SMT1CPRH |                |        |           | SMT1CPI                                     | R<15:8>   |           |           |        | 550                 |  |  |
| SMT1CPRU |                |        |           | SMT1CPF                                     | <23:16>   |           |           |        | 550                 |  |  |
| SMT1CPWL |                |        |           | SMT1CP                                      | W<7:0>    |           |           |        | 551                 |  |  |
| SMT1CPWH |                |        |           | SMT1CP\                                     | V<15:8>   |           |           |        | 551                 |  |  |
| SMT1CPWU |                |        |           | SMT1CPV                                     | /<23:16>  |           |           |        | 551                 |  |  |
| SMT1PRL  |                |        |           | SMT1PF                                      | R<7:0>    |           |           |        | 552                 |  |  |
| SMT1PRH  |                |        |           | SMT1PF                                      | <15:8>    |           |           |        | 552                 |  |  |
| SMT1PRU  |                |        |           | SMT1PR                                      | <23:16>   |           |           |        | 552                 |  |  |
| SMT1CON0 | EN             | _      | STP       | WPOL                                        | SPOL      | CPOL      | SMT1PS    | S<1:0> | 543                 |  |  |
| SMT1CON1 | SMT1GO         | REPEAT | —         | —                                           |           | MODE      | <3:0>     |        | 544                 |  |  |
| SMT1STAT | CPRUP          | CPWUP  | RST       | —                                           | _         | TS        | WS        | AS     | 545                 |  |  |
| SMT1CLK  | _              | —      | —         | — — CSEL<2:0>                               |           |           |           |        | 546                 |  |  |
| SMT1SIG  | _              | _      | —         |                                             |           | SSEL<4:0> |           |        | 548                 |  |  |
| SMT1WIN  | _              | _      | —         |                                             |           | WSEL<4:0> |           |        | 547                 |  |  |
| SMT2TMRL |                |        |           | SMT2TM                                      | R<7:0>    |           |           |        | 549                 |  |  |
| SMT2TMRH |                |        |           | SMT2TM                                      | R<15:8>   |           |           |        | 549                 |  |  |
| SMT2TMRU |                |        |           | SMT2TMF                                     | R<23:16>  |           |           |        | 549                 |  |  |
| SMT2CPRL |                |        |           | SMT2CP                                      | R<7:0>    |           |           |        | 550                 |  |  |
| SMT2CPRH |                |        |           | SMT2CPI                                     | R<15:8>   |           |           |        | 550                 |  |  |
| SMT2CPRU |                |        |           | SMT2CPF                                     | <23:16>   |           |           |        | 550                 |  |  |
| SMT2CPWL |                |        |           | SMT2CP                                      | W<7:0>    |           |           |        | 551                 |  |  |
| SMT2CPWH |                |        |           | SMT2CP\                                     | V<15:8>   |           |           |        | 551                 |  |  |
| SMT2CPWU |                |        |           | SMT2CPV                                     | /<23:16>  |           |           |        | 551                 |  |  |
| SMT2PRL  |                |        |           | SMT2PF                                      | R<7:0>    |           |           |        | 552                 |  |  |
| SMT2PRH  |                |        |           | SMT2PF                                      | <15:8>    |           |           |        | 552                 |  |  |
| SMT2PRU  |                |        |           | SMT2PR                                      | <23:16>   |           |           |        | 552                 |  |  |
| SMT2CON0 | EN             | —      | STP       | WPOL                                        | SPOL      | CPOL      | SMT2PS    | 6<1:0> | 543                 |  |  |
| SMT2CON1 | SMT2GO         | REPEAT | _         | _                                           |           | MODE      | <3:0>     |        | 544                 |  |  |
| SMT2STAT | CPRUP          | CPWUP  | RST       | —                                           | —         | TS        | WS        | AS     | 545                 |  |  |
| SMT2CLK  | —              | —      | —         | —                                           | —         |           | CSEL<2:0> | •      | 546                 |  |  |
| SMT2SIG  | —              | —      | —         |                                             |           | SSEL<4:0> |           |        | 548                 |  |  |
| SMT2WIN  | _              |        |           |                                             | WSEL<4:0> |           |           |        |                     |  |  |

#### TABLE 32-3: SUMMARY OF REGISTERS ASSOCIATED WITH SMTx

Legend: - = unimplemented read as '0'. Shaded cells are not used for SMTx module.

# 33.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- · Programmable 8-bit or 9-bit character length
- · Address detection in 9-bit mode
- · Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- · Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- · Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- · Wake-up on Break reception
- · 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 33-1 and Figure 33-2.

The EUSART transmit output (TX\_out) is available to the TX/CK pin and internally to the following peripherals:

Configurable Logic Cell (CLC)



### FIGURE 33-1: EUSART TRANSMIT BLOCK DIAGRAM









# TABLE 37-11:RESET, WDT, OSCILLATOR START-UP TIMER, POWER-UP TIMER, BROWN-OUT<br/>RESET AND LOW-POWER BROWN-OUT RESET SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated) |         |                                                   |                      |                      |                      |             |                                                                     |  |  |
|---------------------------------------------------------|---------|---------------------------------------------------|----------------------|----------------------|----------------------|-------------|---------------------------------------------------------------------|--|--|
| Param.<br>No.                                           | Sym.    | Characteristic                                    | Min.                 | Тур†                 | Max.                 | Units       | Conditions                                                          |  |  |
| RST01*                                                  | TMCLR   | MCLR Pulse Width Low to ensure Reset              | 2                    | _                    | _                    | μS          |                                                                     |  |  |
| RST02*                                                  | Tioz    | I/O high-impedance from Reset detection           |                      | _                    | 2                    | μS          |                                                                     |  |  |
| RST03                                                   | TWDT    | Watchdog Timer Time-out Period                    |                      | 16                   | _                    | ms          | 16 ms Nominal Reset Time                                            |  |  |
| RST04*                                                  | TPWRT   | Power-up Timer Period                             |                      | 65                   | _                    | ms          |                                                                     |  |  |
| RST05                                                   | Tost    | Oscillator Start-up Timer Period <sup>(1,2)</sup> |                      | 1024                 | _                    | Tosc        |                                                                     |  |  |
| RST06                                                   | VBOR    | Brown-out Reset Voltage <sup>(4)</sup>            | 2.55<br>2.30<br>1.80 | 2.70<br>2.45<br>1.90 | 2.85<br>2.60<br>2.10 | V<br>V<br>V | BORV = 0<br>BORV = 1 (PIC16F18855/75)<br>BORV = 1 (PIC16LF18855/75) |  |  |
| RST07                                                   | VBORHYS | Brown-out Reset Hysteresis                        |                      | 40                   | _                    | mV          |                                                                     |  |  |
| RST08                                                   | TBORDC  | Brown-out Reset Response Time                     | _                    | 3                    | _                    | μS          |                                                                     |  |  |
| RST09                                                   | VLPBOR  | Low-Power Brown-out Reset Voltage                 | 2.3                  | 2.45                 | 2.7                  | V           |                                                                     |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

# TABLE 37-12: ANALOG-TO-DIGITAL CONVERTER (ADC) ACCURACY SPECIFICATIONS<sup>(1,2)</sup>:

| Operating Conditions (unless otherwise stated)         VDD = 3.0V, TA = 25°C |        |                                                   |        |      |        |           |                             |  |  |
|------------------------------------------------------------------------------|--------|---------------------------------------------------|--------|------|--------|-----------|-----------------------------|--|--|
| Param.<br>No.                                                                | Sym.   | Characteristic                                    | Min.   | Тур† | Max.   | Unit<br>s | Conditions                  |  |  |
| AD01                                                                         | Nr     | Resolution                                        | —      |      | 10     | bit       |                             |  |  |
| AD02                                                                         | EIL    | Integral Error                                    | _      | ±0.1 | ±1.0   | LSb       | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD03                                                                         | Edl    | Differential Error                                | —      | ±0.1 | ±1.0   | LSb       | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD04                                                                         | EOFF   | Offset Error                                      | —      | 0.5  | 2.0    | LSb       | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD05                                                                         | Egn    | Gain Error                                        | _      | ±0.2 | ±1.0   | LSb       | ADCREF+ = 3.0V, ADCREF-= 0V |  |  |
| AD06                                                                         | VADREF | ADC Reference Voltage<br>(ADREF+ - ADREF-)        | 1.8    |      | Vdd    | V         |                             |  |  |
| AD07                                                                         | VAIN   | Full-Scale Range                                  | ADREF- |      | ADREF+ | V         |                             |  |  |
| AD08                                                                         | Zain   | Recommended Impedance of<br>Analog Voltage Source |        | 10   |        | kΩ        |                             |  |  |
| AD09                                                                         | RVREF  | ADC Voltage Reference Ladder<br>Impedance         | _      | 50   | _      | kΩ        | Note 3                      |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Total Absolute Error is the sum of the offset, gain and integral non-linearity (INL) errors.

2: The ADC conversion result never decreases with an increase in the input and has no missing codes.

3: This is the impedance seen by the VREF pads when the external reference pads are selected.

Note 1: By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.