Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 36 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 35x10b; D/A 1x5b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-VQFN Exposed Pad | | Supplier Device Package | 44-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18875-e-ml | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong **TABLE 1-2:** PIC16F18855 PINOUT DESCRIPTION (CONTINUED) | Name | Function | Input<br>Type | Output Type | Description | |--------------------|-------------------|---------------|-------------|------------------------------------------------------| | Vss | Vss | Power | _ | Ground reference. | | OUT <sup>(2)</sup> | ADGRDA | _ | CMOS/OD | ADC Guard Ring A output. | | | ADGRDB | _ | CMOS/OD | ADC Guard Ring B output. | | | C1OUT | _ | CMOS/OD | Comparator 1 output. | | | C2OUT | _ | CMOS/OD | Comparator 2 output. | | | SDO1 | _ | CMOS/OD | MSSP1 SPI serial data output. | | | SCK1 | _ | CMOS/OD | MSSP1 SPI serial clock output. | | | SDO2 | _ | CMOS/OD | MSSP2 SPI serial data output. | | | SCK2 | _ | CMOS/OD | MSSP2 SPI serial clock output. | | | TX | _ | CMOS/OD | EUSART Asynchronous mode transmitter data output. | | | CK <sup>(3)</sup> | _ | CMOS/OD | EUSART Synchronous mode clock output. | | | DT <sup>(3)</sup> | _ | CMOS/OD | EUSART Synchronous mode data output. | | | DSM | _ | CMOS/OD | Data Signal Modulator output. | | | TMR0 | _ | CMOS/OD | Timer0 output. | | | CCP1 | _ | CMOS/OD | Capture/Compare/PWM1 output (compare/PWM functions). | | | CCP2 | _ | CMOS/OD | Capture/Compare/PWM2 output (compare/PWM functions). | | | CCP3 | _ | CMOS/OD | Capture/Compare/PWM3 output (compare/PWM functions). | | | CCP4 | _ | CMOS/OD | Capture/Compare/PWM4 output (compare/PWM functions). | | | CCP5 | _ | CMOS/OD | Capture/Compare/PWM5 output (compare/PWM functions). | | | PWM6OUT | _ | CMOS/OD | PWM6 output. | | | PWM7OUT | _ | CMOS/OD | PWM7 output. | | | CWG1A | _ | CMOS/OD | Complementary Waveform Generator 1 output A. | | | CWG1B | _ | CMOS/OD | Complementary Waveform Generator 1 output B. | | | CWG1C | _ | CMOS/OD | Complementary Waveform Generator 1 output C. | | | CWG1D | _ | CMOS/OD | Complementary Waveform Generator 1 output D. | | | CWG2A | _ | CMOS/OD | Complementary Waveform Generator 2 output A. | | | CWG2B | _ | CMOS/OD | Complementary Waveform Generator 2 output B. | | | CWG2C | _ | CMOS/OD | Complementary Waveform Generator 2 output C. | | | CWG2D | _ | CMOS/OD | Complementary Waveform Generator 2 output D. | | | CWG3A | _ | CMOS/OD | Complementary Waveform Generator 3 output A. | | | CWG3B | | CMOS/OD | Complementary Waveform Generator 3 output B. | AN = Analog input or output TTL = TTL compatible input Legend: Note CMOS = CMOS compatible input or output = Open-Drain ST Schmitt Trigger input with CMOS levels I<sup>2</sup>C = Schmitt Trigger input with I<sup>2</sup>C = High Voltage 1: = Crystal levels XTAL This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 13-1 for details on which PORT pins may be used for this signal. All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options 2: as described in Table 13-3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and 3: PPS output registers. These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds. TABLE 1-3: PIC16F18875 PINOUT DESCRIPTION (CONTINUED) | Name | Function | Input Type | Output Type | Description | |--------------------|----------|------------|-------------|------------------------------------------------------| | OUT <sup>(2)</sup> | CCP3 | _ | CMOS/OD | Capture/Compare/PWM3 output (compare/PWM functions). | | | CCP4 | _ | CMOS/OD | Capture/Compare/PWM4 output (compare/PWM functions). | | | CCP5 | _ | CMOS/OD | Capture/Compare/PWM5 output (compare/PWM functions). | | | PWM6OUT | _ | CMOS/OD | PWM6 output. | | | PWM7OUT | _ | CMOS/OD | PWM7 output. | | | CWG1A | _ | CMOS/OD | Complementary Waveform Generator 1 output A. | | | CWG1B | _ | CMOS/OD | Complementary Waveform Generator 1 output B. | | | CWG1C | _ | CMOS/OD | Complementary Waveform Generator 1 output C. | | | CWG1D | _ | CMOS/OD | Complementary Waveform Generator 1 output D. | | | CWG2A | _ | CMOS/OD | Complementary Waveform Generator 2 output A. | | | CWG2B | _ | CMOS/OD | Complementary Waveform Generator 2 output B. | | | CWG2C | _ | CMOS/OD | Complementary Waveform Generator 2 output C. | | | CWG2D | _ | CMOS/OD | Complementary Waveform Generator 2 output D. | | | CWG3A | _ | CMOS/OD | Complementary Waveform Generator 3 output A. | | | CWG3B | _ | CMOS/OD | Complementary Waveform Generator 3 output B. | | | CWG3C | _ | CMOS/OD | Complementary Waveform Generator 3 output C. | | | CWG3D | _ | CMOS/OD | Complementary Waveform Generator 3 output D. | | | CLC1OUT | _ | CMOS/OD | Configurable Logic Cell 1 output. | | | CLC2OUT | _ | CMOS/OD | Configurable Logic Cell 2 output. | | | CLC3OUT | _ | CMOS/OD | Configurable Logic Cell 3 output. | | | CLC4OUT | _ | CMOS/OD | Configurable Logic Cell 4 output. | | | NCO | _ | CMOS/OD | Numerically Controller Oscillator output. | | | CLKR | | CMOS/OD | Clock Reference module output. | Legend: AN = Analog input or output CMOS = CMOS compatible input or output OD = Open-Drain TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels High Voltage XTAL= Crystal levels Note 1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 13-1 for details on which PORT pins may be used for this signal. - 2: All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Table 13-3. - 3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers. - 4: These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds. #### 2.0 ENHANCED MID-RANGE CPU This family of devices contains an enhanced mid-range 8-bit CPU core. The CPU has 49 instructions. Interrupt capability includes automatic context saving. The hardware stack is 16-levels deep and has Overflow and Underflow Reset capability. Direct, Indirect, and Relative Addressing modes are available. Two File Select Registers (FSRs) provide the ability to read program and data memory. - · Automatic Interrupt Context Saving - · 16-level Stack with Overflow and Underflow - · File Select Registers - · Instruction Set FIGURE 2-1: CORE BLOCK DIAGRAM TABLE 3-8: PIC16(L)F18855/75 MEMORY MAP, BANK 28 | | Bank 28 | |------|----------| | E0Ch | _ | | E0Dh | _ | | E0Eh | _ | | E0Fh | CLCDATA | | E10h | CLC1CON | | E11h | CLC1POL | | E12h | CLC1SEL0 | | E13h | CLC1SEL1 | | E14h | CLC1SEL2 | | E15h | CLC1SEL3 | | E16h | CLC1GLS0 | | E17h | CLC1GLS1 | | E18h | CLC1GLS2 | | E19h | CLC1GLS3 | | E1Ah | CLC2CON | | E1Bh | CLC2POL | | E1Ch | CLC2SEL0 | | E1Dh | CLC2SEL1 | | E1Eh | CLC2SEL2 | | E1Fh | CLC2SEL3 | | E20h | CLC2GLS0 | | E21h | CLC2GLS1 | | E22h | CLC2GLS2 | | E23h | CLC2GLS3 | | E24h | CLC3CON | | E25h | CLC3POL | | E26h | CLC3SEL0 | | E27h | CLC3SEL1 | | E28h | CLC3SEL2 | | E29h | CLC3SEL3 | | E2Ah | CLC3GLS0 | | E2Bh | CLC3GLS1 | | E2Ch | CLC3GLS2 | | E2Dh | CLC3GLS3 | | | Bank 28 | |------|----------| | E2Eh | CLC4CON | | E2Fh | CLC4POL | | E30h | CLC4SEL0 | | E31h | CLC4SEL1 | | E32h | CLC4SEL2 | | E33h | CLC4SEL3 | | E34h | CLC4GLS0 | | E35h | CLC4GLS1 | | E36h | CLC4GLS2 | | E37h | CLC4GLS3 | | E38h | | | | _ | | E6Fh | | **Legend:** = Unimplemented data memory locations, read as '0'. #### 8.1.2 INTERRUPTS DURING DOZE If an interrupt occurs and the Recover-On-Interrupt bit is clear (ROI = 0) at the time of the interrupt, the Interrupt Service Routine (ISR) continues to execute at the rate selected by DOZE<2:0>. Interrupt latency is extended by the DOZE<2:0> ratio. If an interrupt occurs and the ROI bit is set (ROI = 1) at the time of the interrupt, the DOZEN bit is cleared and the CPU executes at full speed. The prefetched instruction is executed and then the interrupt vector sequence is executed. In Figure 8-1, the interrupt occurs during the 2<sup>nd</sup> instruction cycle of the Doze period, and immediately brings the CPU out of Doze. If the Doze-On-Exit (DOE) bit is set (DOE = 1) when the RETFIE operation is executed, DOZEN is set, and the CPU executes at the reduced rate based on the DOZE<2:0> ratio. #### 8.2 Sleep Mode Sleep mode is entered by executing the SLEEP instruction, while the Idle Enable (IDLEN) bit of the CPUDOZE register is clear (IDLEN = 0). If the SLEEP instruction is executed while the IDLEN bit is set (IDLEN = 1), the CPU will enter the IDLE mode (Section 8.2.3 "Low-Power Sleep Mode"). Upon entering Sleep mode, the following conditions exist: - WDT will be cleared but keeps running if enabled for operation during Sleep - 2. The PD bit of the STATUS register is cleared - 3. The $\overline{\text{TO}}$ bit of the STATUS register is set - 4. The CPU clock is disabled - 31 kHz LFINTOSC, HFINTOSC and SOSC are unaffected and peripherals using them may continue operation in Sleep. - Timer1 and peripherals that use it continue to operate in Sleep when the Timer1 clock source selected is: - LFINTOSC - T1CKI - Secondary Oscillator - 7. ADC is unaffected if the dedicated FRC oscillator is selected - I/O ports maintain the status they had before Sleep was executed (driving high, low, or high-impedance) - Resets other than WDT are not affected by Sleep mode Refer to individual chapters for more details on peripheral operation during Sleep. To minimize current consumption, the following conditions should be considered: - I/O pins should not be floating - External circuitry sinking current from I/O pins - Internal circuitry sourcing current from I/O pins - Current draw from pins with internal weak pull-ups - Modules using any oscillator I/O pins that are high-impedance inputs should be pulled to VDD or Vss externally to avoid switching currents caused by floating inputs. Examples of internal circuitry that might be sourcing current include modules such as the DAC and FVR modules. See Section 25.0 "5-Bit Digital-to-Analog Converter (DAC1) Module" and 16.0 "Fixed Voltage Reference (FVR)" for more information on these modules. #### 8.2.1 WAKE-UP FROM SLEEP The device can wake-up from Sleep through one of the following events: - 1. External Reset input on MCLR pin, if enabled. - 2. BOR Reset, if enabled. - 3. POR Reset. - 4. Watchdog Timer, if enabled. - 5. Any external interrupt. - Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information). The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 5.11** "**Determining the Cause of a Reset**". When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. The WDT is cleared when the device wakes-up from Sleep, regardless of the source of wake-up. #### REGISTER 11-11: SCANCONO: SCANNER ACCESS CONTROL REGISTER 0 | R/W-0/0 | R/W/HC-0/0 | R-0 | R-0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | |-------------------|--------------------------|---------------------|---------|---------|-----|---------|----------------------| | EN <sup>(1)</sup> | SCANGO <sup>(2, 3)</sup> | BUSY <sup>(4)</sup> | INVALID | INTM | _ | MODE< | <1:0> <sup>(5)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HC = Bit is cleared by hardware bit 7 **EN:** Scanner Enable bit<sup>(1)</sup> 1 = Scanner is enabled 0 = Scanner is disabled, internal states are reset bit 6 SCANGO: Scanner GO bit<sup>(2, 3)</sup> 1 = When the CRC sends a ready signal, NVM will be accessed according to MDx and data passed to the client peripheral. 0 = Scanner operations will not occur bit 5 **BUSY:** Scanner Busy Indicator bit<sup>(4)</sup> 1 = Scanner cycle is in process 0 = Scanner cycle is complete (or never started) bit 4 INVALID: Scanner Abort signal bit 1 = SCANLADRL/H has incremented or contains an invalid address<sup>(6)</sup> 0 = SCANLADRL/H points to a valid address bit 3 INTM: NVM Scanner Interrupt Management Mode Select bit If MODE = 10: This bit is ignored If MODE = 01 (CPU is stalled until all data is transferred): 1 = SCANGO is overridden (to zero) during interrupt operation; scanner resumes after returning from interrupt 0 = SCANGO is not affected by interrupts, the interrupt response will be affected If MODE = 00 or 11: 1 = SCANGO is overridden (to zero) during interrupt operation; scan operations resume after returning from interrupt 0 = Interrupts do not prevent NVM access bit 2 Unimplemented: Read as '0' bit 1-0 MODE<1:0>: Memory Access Mode bits<sup>(5)</sup> 11 = Triggered mode 10 = Peek mode 01 = Burst mode 00 = Concurrent mode **Note 1:** Setting EN = 0 (SCANCON0 register) does not affect any other register content. 2: This bit is cleared when LADR > HADR (and a data cycle is not occurring). **3:** If INTM = 1, this bit is overridden (to zero, but not cleared) during an interrupt response. **4:** BUSY = 1 when the NVM is being accessed, or when the CRC sends a ready signal. 5: See Table 11-1 for more detailed information. **6:** An invalid address happens when the entire range of the PFM is scanned and completed, i.e., device memory is 0x4000 and SCANHADR = 0x3FFF, after the last scan SCANLADR increments to 0x4000, the address is invalid. #### REGISTER 14-2: PMD1: PMD CONTROL REGISTER 1 | R/W-0/0 |---------|---------|---------|---------|---------|---------|---------|---------| | NCOMD | TMR6MD | TMR5MD | TMR4MD | TMR3MD | TMR2MD | TMR1MD | TMR0MD | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | q = Value depends on condition | | bit 7 | NCOMD: Disable Numerically Control Oscillator bit | |-------|-----------------------------------------------------| | | 1 = NCO1 module disabled | | | 0 = NCO1 module enabled | | bit 6 | TMR6MD: Disable Timer TMR6 | | | 1 = TMR6 module disabled | | | 0 = TMR6 module enabled | | bit 5 | TMR5MD: Disable Timer TMR5 | | | 1 = TMR5 module disabled | | | 0 = TMR5 module enabled | | bit 4 | TMR4MD: Disable Timer TMR4 | | | 1 = TMR4 module disabled | | | 0 = TMR4 module enabled | | bit 3 | TMR3MD: Disable Timer TMR3 | | | 1 = TMR3 module disabled | | | 0 = TMR3 module enabled | | bit 2 | TMR2MD: Disable Timer TMR2 | | | 1 = TMR2 module disabled | | | 0 = TMR2 module enabled | | bit 1 | TMR1MD: Disable Timer TMR1 | | | 1 = TMR1 module disabled | | | 0 = TMR1 module enabled | | bit 0 | TMR0MD: Disable Timer TMR0 | | | 1 = TMR0 module disabled<br>0 = TMR0 module enabled | | | U - TIVINU HOUGIE EHADIEU | #### REGISTER 14-5: PMD4: PMD CONTROL REGISTER 4 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|---------|---------|---------|-----|---------|---------|---------| | _ | UART1MD | MSSP2MD | MSSP1MD | _ | CWG3MD | CWG2MD | CWG1MD | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | q = Value depends on condition | | bit 7 | Unimplemented: Read as '0' | |----------------|---------------------------------------------------------------------------------------------------------| | bit 6 | <b>UART1MD:</b> Disable EUSART bit 1 = EUSART module disabled 0 = EUSART module enabled | | bit 5 | MSSP2MD: Disable MSSP2 bit<br>1 = MSSP2 module disabled<br>0 = MSSP2 module enabled | | bit 4 | MSSP1MD: Disable MSSP1 bit<br>1 = MSSP1 module disabled<br>0 = MSSP1 module enabled | | | | | bit 3 | Unimplemented: Read as '0' | | bit 3<br>bit 2 | Unimplemented: Read as '0' CWG3MD: Disable CWG3 bit 1 = CWG3 module disabled 0 = CWG3 module enabled | | | <b>CWG3MD:</b> Disable CWG3 bit 1 = CWG3 module disabled | © 2015-2017 Microchip Technology Inc ### 29.5.7 EDGE-TRIGGERED HARDWARE LIMIT ONE-SHOT MODE In Edge-Triggered Hardware Limit One-Shot modes the timer starts on the first external signal edge after the ON bit is set and resets on all subsequent edges. Only the first edge after the ON bit is set is needed to start the timer. The counter will resume counting automatically two clocks after all subsequent external Reset edges. Edge triggers are as follows: - Rising edge start and Reset (MODE<4:0> = 01100) - Falling edge start and Reset (MODE<4:0> = 01101) The timer resets and clears the ON bit when the timer value matches the PRx period value. External signal edges will have no effect until after software sets the ON bit. Figure 29-10 illustrates the rising edge hardware limit one-shot operation. When this mode is used in conjunction with the CCP then the first starting edge trigger, and all subsequent Reset edges, will activate the PWM drive. The PWM drive will deactivate when the timer matches the CCPRx pulse-width value and stay deactivated until the timer halts at the PRx period match unless an external signal edge resets the timer before the match occurs. The I<sup>2</sup>C interface supports the following modes and features: - · Master mode - · Slave mode - · Byte NACKing (Slave mode) - · Limited multi-master support - · 7-bit and 10-bit addressing - · Start and Stop interrupts - Interrupt masking - · Clock stretching - · Bus collision detection - · General call address matching - · Address masking - · Address Hold and Data Hold modes - · Selectable SDA hold times Figure 31-2 is a block diagram of the I<sup>2</sup>C interface module in Master mode. Figure 31-3 is a diagram of the I<sup>2</sup>C interface module in Slave mode. - Note 1: In devices with more than one MSSP module, it is very important to pay close attention to SSPxCONx register names. SSPxCON1 and SSPxCON2 registers control different operational aspects of the same module, while SSPxCON1 and SSP2CON1 control the same features for two different modules. - 2: Throughout this section, generic references to an MSSPx module in any of its operating modes may be interpreted as being equally applicable to MSSPx or MSSP2. Register names, module I/O signals, and bit names may use the generic designator 'x' to indicate the use of a numeral to distinguish a particular module when required. FIGURE 31-2: MSSP BLOCK DIAGRAM (I<sup>2</sup>C MASTER MODE) #### 32.1 SMT Operation The core of the module is the 24-bit counter, SMTxTMR combined with a complex data acquisition front-end. Depending on the mode of operation selected, the SMT can perform a variety of measurements summarized in Table 32-1. #### 32.1.1 CLOCK SOURCES Clock sources available to the SMT include: - Fosc - Fosc/4 - HFINTOSC (16 MHz) - LFINTOSC - MFINTOSC/16 (31.25 kHz) The SMT clock source is selected by configuring the CSEL<2:0> bits in the SMTxCLK register. The clock source can also be prescaled using the PS<1:0> bits of the SMTxCON0 register. The prescaled clock source is used to clock both the counter and any synchronization logic used by the module. #### 32.1.2 PERIOD MATCH INTERRUPT Similar to other timers, the SMT triggers an interrupt when SMTxTMR rolls over to '0'. This happens when SMTxTMR = SMTxPR, regardless of mode. Hence, in any mode that relies on an external signal or a window to reset the timer, proper operation requires that SMTxPR be set to a period larger than that of the expected signal or window. #### 32.2 Basic Timer Function Registers The SMTxTMR time base and the SMTxCPW/SMTxPR/SMTxCPR buffer registers serve several functions and can be manually updated using software. #### 32.2.1 TIME BASE The SMTxTMR is the 24-bit counter that is the center of the SMT. It is used as the basic counter/timer for measurement in each of the modes of the SMT. It can be reset to a value of 24'h00\_0000 by setting the RST bit of the SMTxSTAT register. It can be written to and read from software, but it is not guarded for atomic access, therefore reads and writes to the SMTxTMR should only be made when the GO = 0, or the software should have other measures to ensure integrity of SMTxTMR reads/writes. #### 32.2.2 PULSE WIDTH LATCH REGISTERS The SMTxCPW registers are the 24-bit SMT pulse width latch. They are used to latch in the value of the SMTxTMR when triggered by various signals, which are determined by the mode the SMT is currently in. The SMTxCPW registers can also be updated with the current value of the SMTxTMR value by setting the CPWUP bit of the SMTxSTAT register. #### 32.2.3 PERIOD LATCH REGISTERS The SMTxCPR registers are the 24-bit SMT period latch. They are used to latch in other values of the SMTxTMR when triggered by various other signals, which are determined by the mode the SMT is currently in The SMTxCPR registers can also be updated with the current value of the SMTxTMR value by setting the CPRU bit in the SMTxSTAT register. #### 32.3 Halt Operation The counter can be prevented from rolling-over using the STP bit in the SMTxCON0 register. When halting is enabled, the period match interrupt persists until the SMTxTMR is reset (either by a manual reset, **Section 32.2.1 "Time Base"**) or by clearing the SMTxGO bit of the SMTxCON1 register and writing the SMTxTMR values in software. #### 32.4 Polarity Control The three input signals for the SMT have polarity control to determine whether or not they are active high/positive edge or active low/negative edge signals. The following bits apply to Polarity Control: - · WSEL bit (Window Polarity) - · SSEL bit (Signal Polarity) - CSEL bit (Clock Polarity) These bits are located in the SMTxCON0 register. #### 32.5 Status Information The SMT provides input status information for the user without requiring the need to deal with the polarity of the incoming signals. #### 32.5.1 WINDOW STATUS Window status is determined by the WS bit of the SMTxSTAT register. This bit is only used in Windowed Measure, Gated Counter and Gated Window Measure modes, and is only valid when TS = 1, and will be delayed in time by synchronizer delays in non-Counter modes. #### 32.5.2 SIGNAL STATUS Signal status is determined by the AS bit of the SMTxSTAT register. This bit is used in all modes except Window Measure, Time of Flight and Capture modes, and is only valid when TS = 1, and will be delayed in time by synchronizer delays in non-Counter modes. )F18855/75 #### 33.1 EUSART Asynchronous Mode The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a Vol Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 33-3 for examples of baud rate configurations. The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit. ### 33.1.1 EUSART ASYNCHRONOUS TRANSMITTER The EUSART transmitter block diagram is shown in Figure 33-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register. #### 33.1.1.1 Enabling the Transmitter The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits: - TXEN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the TXEN bit of the TX1STA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TX1STA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RC1STA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit. **Note:** The TXIF Transmitter Interrupt flag is set when the TXEN enable bit is set. #### 33.1.1.2 Transmitting Data A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one Tcy immediately following the Stop bit transmission. The transmission of the Start bit, data bits and Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG. #### 33.1.1.3 Transmit Data Polarity The polarity of the transmit data can be controlled with the SCKP bit of the BAUD1CON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 33.4.1.2** "Clock Polarity". #### 33.1.1.4 Transmit Interrupt Flag The TXIF interrupt flag bit of the PIR3 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software. The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE3 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit. To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG. #### 33.4.2 SYNCHRONOUS SLAVE MODE The following bits are used to configure the EUSART for synchronous slave operation: - SYNC = 1 - CSRC = 0 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPEN = 1 Setting the SYNC bit of the TX1STA register configures the device for synchronous operation. Clearing the CSRC bit of the TX1STA register configures the device as a slave. Clearing the SREN and CREN bits of the RC1STA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RC1STA register enables the EUSART. ### 33.4.2.1 EUSART Synchronous Slave Transmit The operation of the Synchronous Master and Slave modes are identical (see Section 33.4.1.3 "Synchronous Master Transmission"), except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - The first character will immediately transfer to the TSR register and transmit. - The second word will remain in the TXREG register. - 3. The TXIF bit will not be set. - After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set. - If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine. ### 33.4.2.2 Synchronous Slave Transmission Set-up: - Set the SYNC and SPEN bits and clear the CSRC bit. - 2. Clear the ANSEL bit for the CK pin (if applicable). - 3. Clear the CREN and SREN bits. - If interrupts are desired, set the TXIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register. - 5. If 9-bit transmission is desired, set the TX9 bit. - 6. Enable transmission by setting the TXEN bit. - 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit. - 8. Start transmission by writing the Least Significant eight bits to the TXREG register. #### **36.2 Instruction Descriptions** | ADDFSR | Add Literal to FSRn | | | | | |------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [ label ] ADDFSR FSRn, k | | | | | | Operands: | $-32 \le k \le 31$<br>n $\in$ [ 0, 1] | | | | | | Operation: | $FSR(n) + k \to FSR(n)$ | | | | | | Status Affected: | None | | | | | | Description: | The signed 6-bit literal 'k' is added to the contents of the FSRnH:FSRnL register pair. | | | | | | | FSRn is limited to the range 0000h-FFFFh. Moving beyond these bounds will cause the FSR to wrap-around. | | | | | | ANDLW | AND literal with W | |------------------|-----------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ANDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .AND. $(k) \rightarrow (W)$ | | Status Affected: | Z | | Description: | The contents of W register are AND'ed with the 8-bit literal 'k'. The result is placed in the W register. | | | | | | | | ADDLW | Add literal and W | | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [ label ] ADDLW k | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | Operation: | $(W) + k \rightarrow (W)$ | | | | | | Status Affected: | C, DC, Z | | | | | | Description: | The contents of the W register are added to the 8-bit literal 'k' and the result is placed in the W register. | | | | | | ANDWF | AND W with f | | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] ANDWF f,d | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | | | | | | Status Affected: | Z | | | | | | | Description: | AND the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | ADDWF | Add W and f | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] ADDWF f,d | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | Operation: | (W) + (f) $\rightarrow$ (destination) | | | | | | | Status Affected: | C, DC, Z | | | | | | | Description: | Add the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | ASRF | Arithmetic Right Shift | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ASRF f {,d} | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f<7>)\rightarrow dest<7>$<br>$(f<7:1>)\rightarrow dest<6:0>,$<br>$(f<0>)\rightarrow C,$ | | Status Affected: | C, Z | | Description: | The contents of register 'f' are shifted one bit to the right through the Carry flag. The MSb remains unchanged. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'. | | | | register f | ADDWFC | ADD W and CARRY bit to f | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] ADDWFC f {,d} | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | Operation: | $(W) + (f) + (C) \rightarrow dest$ | | | | | | | Status Affected: | C, DC, Z | | | | | | | Description: | Add W, the Carry flag and data memory location 'f'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed in data memory location 'f'. | | | | | | FIGURE 37-14: CLC PROPAGATION TIMING #### TABLE 37-20: CONFIGURABLE LOGIC CELL (CLC) CHARACTERISTICS | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------|------|----------|------|----------|--------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | | CLC01* | TCLCIN | CLC input time | _ | 7 | OS17 | ns | (Note 1) | | CLC02* | TCLC | CLC module input to output progagation time | | 24<br>12 | _ | ns<br>ns | VDD = 1.8V<br>VDD > 3.6V | | CLC03* | TCLCOUT | CLC output time Rise Time | _ | OS18 | _ | _ | (Note 1) | | | | Fall Time | _ | OS19 | _ | _ | (Note 1) | | CLC04* | FCLCMAX | CLC maximum switching frequency | _ | 32 | Fosc | MHz | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: See Table 37-10 for OS17, OS18 and OS19 rise and fall times. # 38.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range. Unless otherwise noted, all graphs apply to both the L and LF devices. **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. "Typical" represents the mean of the distribution at 25°C. "Maximum", "Max.", "Minimum" or "Min." represents (mean + 3 $\sigma$ ) or (mean - 3 $\sigma$ ) respectively, where $\sigma$ is a standard deviation, over each temperature range. #### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | |------------------------|-------------|----------------|----------|--|--|--| | Dimension | MIN | NOM | MAX | | | | | Number of Pins | N | 28 | | | | | | Pitch | е | | 0.40 BSC | | | | | Overall Height | Α | 0.45 0.50 0.55 | | | | | | Standoff | A1 | 0.00 0.02 0.05 | | | | | | Contact Thickness | A3 | 0.127 REF | | | | | | Overall Width | Е | 4.00 BSC | | | | | | Exposed Pad Width | E2 | 2.55 2.65 2.75 | | | | | | Overall Length | D | 4.00 BSC | | | | | | Exposed Pad Length | D2 | 2.55 2.65 2.75 | | | | | | Contact Width | b | 0.15 0.20 0.25 | | | | | | Contact Length | L | 0.30 0.40 0.50 | | | | | | Contact-to-Exposed Pad | K | 0.20 | | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-152A Sheet 2 of 2 #### 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | |----------------------------|-------------|----------|------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Contact Pitch | Е | 0.40 BSC | | | | | Optional Center Pad Width | W2 | 3.80 | | | | | Optional Center Pad Length | th T2 | | | 3.80 | | | Contact Pad Spacing | | | 5.00 | | | | Contact Pad Spacing | C2 | | 5.00 | | | | Contact Pad Width (X40) | X1 | | | 0.20 | | | Contact Pad Length (X40) | | | 0.75 | | | | Distance Between Pads | 0.20 | | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2156B