# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                |
| Number of I/O              | 31                                                        |
| Program Memory Size        | 24KB (24K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 2K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                 |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 44-LQFP                                                   |
| Supplier Device Package    | 44-LQFP (10x10)                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f2401an020sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Figure 31. | Flash Controller Operation Flow Chart 140                               |
|------------|-------------------------------------------------------------------------|
| Figure 32. | On-Chip Debugger Block Diagram 151                                      |
| Figure 33. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (1) |
| Figure 34. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface (2) |
| Figure 35. | OCD Data Format                                                         |
| Figure 36. | Recommended Crystal Oscillator Configuration<br>(20MHz operation)       |
| Figure 37. | Nominal ICC Versus System Clock Frequency 170                           |
| Figure 38. | Nominal Halt Mode ICC Versus System                                     |
|            | Clock Frequency                                                         |
| Figure 39. | Port Input Sample Timing 176                                            |
| Figure 40. | GPIO Port Output Timing 177                                             |
| Figure 41. | On-Chip Debugger Timing 178                                             |
| Figure 42. | SPI Master Mode Timing 179                                              |
| Figure 43. | SPI Slave Mode Timing 180                                               |
| Figure 44. | $I^2C$ Timing                                                           |
| Figure 45. | Flags Register 201                                                      |
| Figure 46. | Opcode Map Cell Description 202                                         |
| Figure 47. | First Opcode Map 204                                                    |
| Figure 48. | Second Opcode Map after 1FH 205                                         |
| Figure 49. | 40-Lead Plastic Dual-Inline Package (PDIP) 206                          |
| Figure 50. | 44-Lead Low-Profile Quad Flat Package (LQFP) 207                        |
| Figure 51. | 44-Lead Plastic Lead Chip Carrier Package (PLCC) 207                    |
| Figure 52. | 64-Lead Low-Profile Quad Flat Package (LQFP) 208                        |
| Figure 53. | 68-Lead Plastic Lead Chip Carrier Package (PLCC) 209                    |
| Figure 54. | 80-Lead Quad-Flat Package (QFP) 210                                     |



#### Braces

The curly braces, { }, indicate a single register or bus created by concatenating some combination of smaller registers, buses, or individual bits.

• Example: the 12-bit register address {0H, RP[7:4], R1[3:0]} is composed of a 4-bit hexadecimal value (0H) and two 4-bit register values taken from the Register Pointer (RP) and Working Register R1. 0H is the most significant nibble (4-bit value) of the 12-bit register, and R1[3:0] is the least significant nibble of the 12-bit register.

#### Parentheses

The parentheses, ( ), indicate an indirect register address lookup.

• Example: (R1) is the memory location referenced by the address contained in the Working Register R1.

#### **Parentheses/Bracket Combinations**

The parentheses, (), indicate an indirect register address lookup and the square brackets, [], indicate a register or bus.

• *Example:* assume PC[15:0] contains the value 1234h. (PC[15:0]) then refers to the contents of the memory location at address 1234h.

#### Use of the Words Set, Reset and Clear

The word *set* implies that a register bit or a condition contains a logical 1. The words re*set* or *clear* imply that a register bit or a condition contains a logical 0. When either of these terms is followed by a number, the word *logical* may not be included; however, it is implied.

#### Notation for Bits and Similar Registers

A field of bits within a register is designated as: Register[*n*:*n*].

• Example: ADDR[15:0] refers to bits 15 through bit 0 of the Address.

#### Use of the Terms LSB, MSB, Isb, and msb

In this document, the terms *LSB* and *MSB*, when appearing in upper case, mean *least significant byte* and *most significant byte*, respectively. The lowercase forms, *lsb* and *msb*, mean *least significant bit* and *most significant bit*, respectively.

#### **Use of Initial Uppercase Letters**

Initial uppercase letters designate settings, modes, and conditions in general text.

- Example 1: Stop mode.
- Example 2: The receiver forces the SCL line to Low.
- The Master can generate a Stop condition to abort the transfer.



## **Block Diagram**



Figure 55 illustrates the block diagram of the architecture of the Z8 Encore!<sup>TM.</sup>



## **CPU and Peripheral Overview**

## eZ8 CPU Features

The eZ8, ZiLOG's latest 8-bit Central Processing Unit (CPU), meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original Z8 instruction set. The eZ8 CPU features include:

 Direct register-to-register architecture allows each register to function as an accumulator, improving execution time and decreasing the required program memory



## Stop Mode Recovery Using a GPIO Port Pin Transition

Each of the GPIO Port pins may be configured as a Stop Mode Recovery input source. On any GPIO pin enabled as a Stop Mode Recover source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery. In the Watch-Dog Timer Control register, the STOP bit is set to 1.

## Caution:

In Stop mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the Port transition only if the signal stays on the Port pin through the end of the STOP Mode Recovery delay. Thus, short pulses on the Port pin can initiate STOP Mode Recovery without being written to the Port Input Data register or without initiating an interrupt (if enabled for that pin).



of the port pin direction (input/output) is passed from the Port A-H Data Direction registers to the alternate function assigned to this pin. Table 11 lists the alternate functions associated with each port pin.

| Pin | Mnemonic                                                                                                                                                                                                                                                                                                                | Alternate Function Description                                                                                                                                                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0 | T0IN                                                                                                                                                                                                                                                                                                                    | Timer 0 Input                                                                                                                                                                                    |
| PA1 | TOOUT                                                                                                                                                                                                                                                                                                                   | Timer 0 Output                                                                                                                                                                                   |
| PA2 | N/A                                                                                                                                                                                                                                                                                                                     | No alternate function                                                                                                                                                                            |
| PA3 | CTS0                                                                                                                                                                                                                                                                                                                    | UART 0 Clear to Send                                                                                                                                                                             |
| PA4 | RXD0 / IRRX0                                                                                                                                                                                                                                                                                                            | UART 0 / IrDA 0 Receive Data                                                                                                                                                                     |
| PA5 | TXD0 / IRTX0                                                                                                                                                                                                                                                                                                            | UART 0 / IrDA 0 Transmit Data                                                                                                                                                                    |
| PA6 | SCL                                                                                                                                                                                                                                                                                                                     | I <sup>2</sup> C Clock (automatically open-drain)                                                                                                                                                |
| PA7 | SDA                                                                                                                                                                                                                                                                                                                     | I <sup>2</sup> C Data (automatically open-drain)                                                                                                                                                 |
| PB0 | ANA0                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 0                                                                                                                                                                               |
| PB1 | ANA1                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 1                                                                                                                                                                               |
| PB2 | ANA2                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 2                                                                                                                                                                               |
| PB3 | ANA3                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 3                                                                                                                                                                               |
| PB4 | ANA4                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 4                                                                                                                                                                               |
| PB5 | ANA5                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 5                                                                                                                                                                               |
| PB6 | ANA6                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 6                                                                                                                                                                               |
| PB7 | ANA7                                                                                                                                                                                                                                                                                                                    | ADC Analog Input 7                                                                                                                                                                               |
| PC0 | T1IN                                                                                                                                                                                                                                                                                                                    | Timer 1 Input                                                                                                                                                                                    |
| PC1 | T1OUT                                                                                                                                                                                                                                                                                                                   | Timer 1 Output                                                                                                                                                                                   |
| PC2 | SS                                                                                                                                                                                                                                                                                                                      | SPI Slave Select                                                                                                                                                                                 |
| PC3 | SCK                                                                                                                                                                                                                                                                                                                     | SPI Serial Clock                                                                                                                                                                                 |
| PC4 | MOSI                                                                                                                                                                                                                                                                                                                    | SPI Master Out Slave In                                                                                                                                                                          |
| PC5 | MISO                                                                                                                                                                                                                                                                                                                    | SPI Master In Slave Out                                                                                                                                                                          |
| PC6 | T2IN                                                                                                                                                                                                                                                                                                                    | Timer 2 In                                                                                                                                                                                       |
| PC7 | T2OUT                                                                                                                                                                                                                                                                                                                   | Timer 2 Out (not available in 40-pin packages)                                                                                                                                                   |
|     | Pin           PA0           PA1           PA2           PA3           PA4           PA5           PA6           PA7           PB0           PB1           PB2           PB3           PB6           PB7           PC0           PC1           PC2           PC3           PC4           PC5           PC6           PC7 | PinMnemonicPA0TOINPA1TOOUTPA2N/APA3CTS0PA4RXD0 / IRRX0PA5TXD0 / IRTX0PA6SCLPA7SDAPB0ANA0PB1ANA1PB2ANA2PB3ANA3PB4ANA4PB5ANA5PB6ANA6PB7ANA7PC0T1INPC1T1OUTPC2SSPC3SCKPC4MOSIPC5MISOPC6T2INPC7T2OUT |

| Table 11 | . Port | Alternate | Function | Mapping |
|----------|--------|-----------|----------|---------|
|----------|--------|-----------|----------|---------|



| Port   | Pin     | Mnemonic     | Alternate Function Description                         |
|--------|---------|--------------|--------------------------------------------------------|
| Port D | PD0     | T3IN         | Timer 3 In (not available in 40- and 44-pin packages)  |
|        | PD1     | T3OUT        | Timer 3 Out (not available in 40- and 44-pin packages) |
|        | PD2     | N/A          | No alternate function                                  |
|        | PD3     | N/A          | No alternate function                                  |
|        | PD4     | RXD1 / IRRX1 | UART 1 / IrDA 1 Receive Data                           |
|        | PD5     | TXD1 / IRTX1 | UART 1 / IrDA 1 Transmit Data                          |
|        | PD6     | CTS1         | UART 1 Clear to Send                                   |
|        | PD7     | RCOUT        | Watch-Dog Timer RC Oscillator Output                   |
| Port E | PE[7:0] | N/A          | No alternate functions                                 |
| Port F | PF[7:0] | N/A          | No alternate functions                                 |
| Port G | PG[7:0] | N/A          | No alternate functions                                 |
| Port H | PH0     | ANA8         | ADC Analog Input 8                                     |
|        | PH1     | ANA9         | ADC Analog Input 9                                     |
|        | PH2     | ANA10        | ADC Analog Input 10                                    |
|        | PH3     | ANA11        | ADC Analog Input 11                                    |

Table 11. Port Alternate Function Mapping (Continued)

## **GPIO Interrupts**

Many of the GPIO port pins can be used as interrupt sources. Some port pins may be configured to generate an interrupt request on either the rising edge or falling edge of the pin input signal. Other port pin interrupts generate an interrupt when any edge occurs (both rising and falling). Refer to the **Interrupt Controller** chapter for more information on interrupts using the GPIO pins.

## **GPIO Control Register Definitions**

Four registers for each Port provide access to GPIO control, input data, and output data. Table 12 lists these Port registers. Use the Port A-H Address and Control registers together to provide access to sub-registers for Port configuration and control.



## Port A-H Data Direction Sub-Registers

The Port A-H Data Direction sub-register is accessed through the Port A-H Control register by writing 01H to the Port A-H Address register (Table 15).

Table 15. Port A-H Data Direction Sub-Registers

| BITS  | 7                                                                             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|-------|-------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| FIELD | DD7                                                                           | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 |  |  |  |
| RESET | 1                                                                             | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |  |  |
| R/W   | R/W                                                                           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| ADDR  | If 01H in Port A-H Address Register, accessible via Port A-H Control Register |     |     |     |     |     |     |     |  |  |  |

#### DD[7:0]—Data Direction

These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.

0 =Output. Data in the Port A-H Output Data register is driven onto the port pin. 1 =Input. The port pin is sampled and the value written into the Port A-H Input Data Register. The output driver is tri-stated.

#### Port A-H Alternate Function Sub-Registers

The Port A-H Alternate Function sub-register (Table 16) is accessed through the Port A-H Control register by writing 02H to the Port A-H Address register. The Port A-H Alternate Function sub-registers select the alternate functions for the selected pins. Refer to the **GPIO Alternate Functions** section to determine the alternate function associated with each port pin.

**Caution:** Do not enable alternate function for GPIO port pins which do not have an associated alternate function. Failure to follow this guideline may result in unpredictable operation.

| BITS  | 7                                                                             | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|-------|-------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
| FIELD | AF7                                                                           | AF6 | AF5 | AF4 | AF3 | AF2 | AF1 | AF0 |  |  |  |  |
| RESET | 0                                                                             | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |  |
| R/W   | R/W                                                                           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| ADDR  | If 02H in Port A-H Address Register, accessible via Port A-H Control Register |     |     |     |     |     |     |     |  |  |  |  |

Table 16. Port A-H Alternate Function Sub-Registers



## Architecture

Figure 65 illustrates a block diagram of the interrupt controller.



Figure 65. Interrupt Controller Block Diagram

## Operation

## **Master Interrupt Enable**

The master interrupt enable bit (IRQE) in the Interrupt Control register globally enables and disables interrupts.

Interrupts are globally enabled by any of the following actions:

- Execution of an EI (Enable Interrupt) instruction
- Execution of an IRET (Return from Interrupt) instruction
- Writing a 1 to the IRQE bit in the Interrupt Control register

Interrupts are globally disabled by any of the following actions:

- Execution of a DI (Disable Interrupt) instruction
- eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller
- Writing a 0 to the IRQE bit in the Interrupt Control register
- Reset



87

## UARTx Receive Data Register

Data bytes received through the RXD*x* pin are stored in the UART*x* Receive Data register (Table 51). The Read-only UART*x* Receive Data register shares a Register File address with the Write-only UART*x* Transmit Data register.

| BITS  | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-------|---------------|---|---|---|---|---|---|---|--|--|--|--|
| FIELD | RXD           |   |   |   |   |   |   |   |  |  |  |  |
| RESET | Х             | Х | Х | Х | Х | Х | Х | Х |  |  |  |  |
| R/W   | R             | R | R | R | R | R | R | R |  |  |  |  |
| ADDR  | F40H and F48H |   |   |   |   |   |   |   |  |  |  |  |

#### Table 51. UARTx Receive Data Register (UxRXD)

RXD—Receive Data

UART receiver data byte from the RXDx pin

## UARTx Status 0 and Status 1 Registers

The UART*x* Status 0 and Status 1 registers (Table 52 and 53) identify the current UART operating configuration and status.

| BITS  | 7   | 6  | 5  | 4      | 3       | 2    | 1   | 0   |
|-------|-----|----|----|--------|---------|------|-----|-----|
| FIELD | RDA | PE | OE | FE     | BRKD    | TDRE | TXE | CTS |
| RESET | 0   | 0  | 0  | 0      | 0       | 1    | 1   | Х   |
| R/W   | R   | R  | R  | R      | R       | R    | R   | R   |
| ADDR  |     |    |    | F41H a | nd F49H |      |     |     |

Table 52. UARTx Status 0 Register (UxSTAT0)

RDA—Receive Data Available

This bit indicates that the UART Receive Data register has received data. Reading the UART Receive Data register clears this bit.

0 = The UART Receive Data register is empty.

1 = There is a byte in the UART Receive Data register.

#### PE—Parity Error

This bit indicates that a parity error has occurred. Reading the UART Receive Data register clears this bit.



## **SPI Control Register**

The SPI Control register configures the SPI for transmit and receive operations.

| BITS  | 7    | 6    | 5    | 4     | 3      | 2   | 1    | 0     |  |  |  |  |
|-------|------|------|------|-------|--------|-----|------|-------|--|--|--|--|
| FIELD | IRQE | STR  | BIRQ | PHASE | CLKPOL | WOR | MMEN | SPIEN |  |  |  |  |
| RESET | 0    | 0    | 0    | 0     | 0      | 0   | 0    | 0     |  |  |  |  |
| R/W   | R/W  | R/W  | R/W  | R/W   | R/W    | R/W | R/W  | R/W   |  |  |  |  |
| ADDR  |      | F61H |      |       |        |     |      |       |  |  |  |  |

#### Table 61. SPI Control Register (SPICTL)

IRQE—Interrupt Request Enable

0 = SPI interrupts are disabled. No interrupt requests are sent to the Interrupt Controller.

1 = SPI interrupts are enabled. Interrupt requests are sent to the Interrupt Controller.

STR—Start an SPI Interrupt Request

0 = No effect.

1 = Setting this bit to 1 also sets the IRQ bit in the SPI Status register to 1. Setting this bit forces the SPI to send an interrupt request to the Interrupt Control. This bit can be used by software for a function similar to transmit buffer empty in a UART.

#### BIRQ—BRG Timer Interrupt Request

If the SPI is enabled, this bit has no effect. If the SPI is disabled:

0 = The Baud Rate Generator timer function is disabled.

1 = The Baud Rate Generator timer function and time-out interrupt are enabled.

PHASE—Phase Select

Sets the phase relationship of the data to the clock. Refer to the **SPI Clock Phase and Polarity Control** section for more information on operation of the PHASE bit.

CLKPOL—Clock Polarity

0 = SCK idles Low (0).

1 = SCK idle High (1).

WOR—Wire-OR (Open-Drain) Mode Enabled

0 = SPI signal pins not configured for open-drain.

1 = All four SPI signal pins (SCK,  $\overline{SS}$ , MISO, MOSI) configured for open-drain function. This setting is typically used for multi-master and/or multi-slave configurations.

MMEN-SPI Master Mode Enable

0 = SPI configured in Slave mode.

1 = SPI configured in Master mode.



- The I<sup>2</sup>C Controller waits for the slave to send an Acknowledge (by pulling the SDA signal Low). If the slave pulls the SDA signal High (Not-Acknowledge), the I<sup>2</sup>C Controller sends a Stop signal.
- 3. If the slave needs to service an interrupt, it pulls the SCL signal Low, which halts I<sup>2</sup>C operation.
- 4. If there is no other data in the I<sup>2</sup>C Data register or the STOP bit in the I<sup>2</sup>C Control register is set by software, then the Stop signal is sent.

Figure 79 illustrates the data transfer format for a 7-bit addressed slave. Shaded regions indicate data transferred from the I<sup>2</sup>C Controller to slaves and unshaded regions indicate data transferred from the slaves to the I<sup>2</sup>C Controller.

| s | Slave Address | W=0 | А | Data | А | Data | А | Data | A/A | Ρ |  |
|---|---------------|-----|---|------|---|------|---|------|-----|---|--|
|---|---------------|-----|---|------|---|------|---|------|-----|---|--|

#### Figure 79. 7-Bit Addressed Slave Data Transfer Format

The data transfer format for a transmit operation on a 7-bit addressed slave is as follows:

- 1. Software asserts the IEN bit in the  $I^2C$  Control register.
- 2. Software asserts the TXI bit of the  $I^2C$  Control register to enable Transmit interrupts.
- 3. The  $I^2C$  interrupt asserts, because the  $I^2C$  Data register is empty
- 4. Software responds to the TDRE bit by writing a 7-bit slave address followed by a 0 (write) to the  $I^2C$  Data register.
- 5. Software asserts the START bit of the I<sup>2</sup>C Control register.
- 6. The  $I^2C$  Controller sends the START condition to the  $I^2C$  slave.
- 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data register.
- 8. After one bit of address has been shifted out by the SDA signal, the Transmit interrupt is asserted.
- 9. Software responds by writing the contents of the data into the  $I^2C$  Data register.
- 10. The I<sup>2</sup>C Controller shifts the rest of the address and write bit out by the SDA signal.
- 11. The I<sup>2</sup>C slave sends an acknowledge (by pulling the SDA signal low) during the next high period of SCL. The I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status register.
- 12. The I<sup>2</sup>C Controller loads the contents of the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data register.
- 13. The I<sup>2</sup>C Controller shifts the data out of via the SDA signal. After the first bit is sent, the Transmit interrupt is asserted.



- 14. Software responds by setting the STOP bit of the  $I^2C$  Control register.
- 15. If no new data is to be sent or address is to be sent, software responds by clearing the TXI bit of the  $I^2C$  Control register.
- 16. The I<sup>2</sup>C Controller completes transmission of the data on the SDA signal.
- 17. The  $I^2C$  Controller sends the STOP condition to the  $I^2C$  bus.

#### Writing a Transaction with a 10-Bit Address

- 1. The  $I^2C$  Controller shifts the  $I^2C$  Shift register out onto SDA signal.
- The I<sup>2</sup>C Controller waits for the slave to send an Acknowledge (by pulling the SDA signal Low). If the slave pulls the SDA signal High (Not-Acknowledge), the I<sup>2</sup>C Controller sends a Stop signal.
- 3. If the slave needs to service an interrupt, it pulls the SCL signal low, which halts I<sup>2</sup>C operation.
- 4. If there is no other data in the I<sup>2</sup>C Data register or the STOP bit in the I<sup>2</sup>C Control register is set by software, then the Stop signal is sent.

The data transfer format for a 10-bit addressed slave is illustrated in the figure below. Shaded regions indicate data transferred from the  $I^2C$  Controller to slaves and unshaded regions indicate data transferred from the slaves to the  $I^2C$  Controller.

| s | Slave Address<br>1st 7 bits | W=0 | A | Slave Address<br>2nd Byte | A | Data | A | Data | A/A | Ρ |  |
|---|-----------------------------|-----|---|---------------------------|---|------|---|------|-----|---|--|
|---|-----------------------------|-----|---|---------------------------|---|------|---|------|-----|---|--|

#### Figure 80. 10-Bit Addressed Slave Data Transfer Format

The first seven bits transmitted in the first byte are 11110XX. The two bits XX are the two most-significant bits of the 10-bit address. The lowest bit of the first byte transferred is the write signal. The transmit operation is carried out in the same manner as 7-bit addressing.

The data transfer format for a transmit operation on a 10-bit addressed slave is as follows:

- 1. Software asserts the IEN bit in the  $I^2C$  Control register.
- 2. Software asserts the TXI bit of the  $I^2C$  Control register to enable Transmit interrupts.
- 3. The  $I^2C$  interrupt asserts because the  $I^2C$  Data register is empty.
- 4. Software responds to the TDRE bit by writing the first slave address byte. The leastsignificant bit must be 0 for the write operation.
- 5. Software asserts the START bit of the I<sup>2</sup>C Control register.
- 6. The  $I^2C$  Controller sends the START condition to the  $I^2C$  slave.



Table 76 provides an example of the Register File addresses if the DMA\_ADC Address register contains the value 72H.

| ADC Analog Input | Register File Address (Hex) <sup>1</sup> |
|------------------|------------------------------------------|
| 0                | 720H-721H                                |
| 1                | 722H-723H                                |
| 2                | 724H-725H                                |
| 3                | 726H-727H                                |
| 4                | 728H-729H                                |
| 5                | 72AH-72BH                                |
| 6                | 72CH-72DH                                |
| 7                | 72EH-72FH                                |
| 8                | 730H-731H                                |
| 9                | 732H-733H                                |
| 10               | 734H-735H                                |
| 11               | 736H-737H                                |

Table 76. DMA\_ADC Register File Address Example

<sup>1</sup> DMAA\_ADDR set to 72H.

Table 77. DMA\_ADC Address Register (DMAA\_ADDR)

| BITS  | 7         | 6   | 5   | 4   | 3   | 2        | 1   | 0   |
|-------|-----------|-----|-----|-----|-----|----------|-----|-----|
| FIELD | DMAA_ADDR |     |     |     |     | Reserved |     |     |
| RESET | Х         | Х   | Х   | Х   | Х   | Х        | Х   | Х   |
| R/W   | R/W       | R/W | R/W | R/W | R/W | R/W      | R/W | R/W |
| ADDR  | FBDH      |     |     |     |     |          |     |     |

## DMAA\_ADDR—DMA\_ADC Address

These bits specify the seven most-significant bits of the 12-bit Register File addresses used for storing the ADC output data. The ADC Analog Input Number defines the five least-significant bits of the Register File address. Full 12-bit address is {DMAA\_ADDR[7:1], 4-bit ADC Analog Input Number, 0}.

Reserved This bit is reserved and must be 0.



- Set CONT to 1 to select continuous conversion.
- Write to VREF to enable or disable the internal voltage reference generator.
- Set CEN to 1 to start the conversions.
- 3. When the first conversion in continuous operation is complete (after 5129 system clock cycles, plus the 40 cycles for power-up, if necessary), the ADC control logic performs the following operations:
  - CEN resets to 0 to indicate the first conversion is complete. CEN remains 0 for all subsequent conversions in continuous operation.
  - An interrupt request is sent to the Interrupt Controller to indicate the *first* conversion is complete. An interrupt request is not sent for subsequent conversions in continuous operation.
- 4. Thereafter, the ADC writes a new 10-bit data result to {ADCD\_H[7:0], ADCD\_L[7:6]} every 256 system clock cycles.
- 5. To disable continuous conversion, clear the CONT bit in the ADC Control register to 0.

## **DMA Control of the ADC**

The Direct Memory Access (DMA) Controller can control operation of the ADC including analog input selection and conversion enable. For more information on the DMA and configuring for ADC operations refer to the **Direct Memory Access Controller** chapter.

## **ADC Control Register Definitions**

## **ADC Control Register**

The ADC Control register selects the analog input channel and initiates the analog-to-digital conversion.

| BITS  | 7    | 6        | 5    | 4    | 3   | 2    | 1      | 0 |
|-------|------|----------|------|------|-----|------|--------|---|
| FIELD | CEN  | Reserved | VREF | CONT |     | ANAI | N[3:0] |   |
| RESET | 0    | 0        | 0    | 0    |     | 00   | 00     |   |
| R/W   | R/W  | R/W      | R/W  | R/W  | R/W |      |        |   |
| ADDR  | F70H |          |      |      |     |      |        |   |

| Table 80. ADC | <b>Control Register</b> | (ADCCTL) |
|---------------|-------------------------|----------|
|---------------|-------------------------|----------|

CEN—Conversion Enable

0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears



zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, this command returns FFH for all the data values.

```
DEG <-- 09H
DEG <-- {4'h0,Register Address[11:8]
DEG <-- Register Address[7:0]
DEG <-- Size[7:0]
DEG --> 1-256 data bytes
```

• Write Program Memory (0AH)—The Write Program Memory command writes data to Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, the data is discarded.

```
DBG <-- 0AH

DBG <-- Program Memory Address[15:8]

DBG <-- Program Memory Address[7:0]

DBG <-- Size[15:8]

DBG <-- Size[7:0]

DBG <-- 1-65536 data bytes
```

• **Read Program Memory (0BH)**—The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, this command returns FFH for the data.

```
DEG <-- 0BH
DEG <-- Program Memory Address[15:8]
DEG <-- Program Memory Address[7:0]
DEG <-- Size[15:8]
DEG <-- Size[7:0]
DEG --> 1-65536 data bytes
```

• Write Data Memory (0CH)—The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, the data is discarded.

```
DBG <-- 0CH
DBG <-- Data Memory Address[15:8]
DBG <-- Data Memory Address[7:0]
DBG <-- Size[15:8]
DBG <-- Size[7:0]
DBG <-- 1-65536 data bytes
```



## eZ8 CPU Instruction Classes

eZ8 CPU instructions can be divided functionally into the following groups:

- Arithmetic
- Bit Manipulation
- Block Transfer
- CPU Control
- Load
- Logical
- Program Control
- Rotate and Shift

Tables 118 through 125 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as 'src', the destination operand is 'dst' and a condition code is 'cc'.

| Mnemonic | Operands | Instruction                                  |
|----------|----------|----------------------------------------------|
| ADC      | dst, src | Add with Carry                               |
| ADCX     | dst, src | Add with Carry using Extended Addressing     |
| ADD      | dst, src | Add                                          |
| ADDX     | dst, src | Add using Extended Addressing                |
| СР       | dst, src | Compare                                      |
| CPC      | dst, src | Compare with Carry                           |
| CPCX     | dst, src | Compare with Carry using Extended Addressing |
| CPX      | dst, src | Compare using Extended Addressing            |
| DA       | dst      | Decimal Adjust                               |
| DEC      | dst      | Decrement                                    |
| DECW     | dst      | Decrement Word                               |
| INC      | dst      | Increment                                    |
| INCW     | dst      | Increment Word                               |
| MULT     | dst      | Multiply                                     |

## Table 118. Arithmetic Instructions



## **Flags Register**

The Flags Register contains the status information regarding the most recent arithmetic, logical, bit manipulation or rotate and shift operation. The Flags Register contains six bits of status information that are set or cleared by CPU operations. Four of the bits (C, V, Z and S) can be tested for use with conditional jump instructions. Two flags (H and D) cannot be tested and are used for Binary-Coded Decimal (BCD) arithmetic.

The two remaining bits, User Flags (F1 and F2), are available as general-purpose status bits. User Flags are unaffected by arithmetic operations and must be set or cleared by instructions. The User Flags cannot be used with conditional Jumps. They are undefined at initial power-up and are unaffected by Reset. Figure 99 illustrates the flags and their bit positions in the Flags Register.



Figure 99. Flags Register

Interrupts, the Software Trap (TRAP) instruction, and Illegal Instruction Traps all write the value of the Flags Register to the stack. Executing an Interrupt Return (IRET) instruction restores the value saved on the stack into the Flags Register.

## Z8F640x/Z8F480x/Z8F320x/Z8F240x/Z8F160x Z8 Encore!®



INCH

MIN

MAX



Figure 107 illustrates the 68-pin PLCC (plastic lead chip carrier) package available for the Z8F1602, Z8F2402, Z8F3202, Z8F4802, and Z8F6402 devices.

| 15  |
|-----|
| 000 |
| 58  |
| 30  |
|     |
|     |
|     |

MAX

MILLIMETER

MIN

NOTE: 1. CONTROLLING DIVENSIONS : INCH. 2. LEADS ARE COPLANAR WITHIN 0.004 IN. RANGE. 3. DIVENSION : MM INCH.

Figure 107. 68-Lead Plastic Lead Chip Carrier Package (PLCC)

#### Z8F640x/Z8F480x/Z8F320x/Z8F240x/Z8F160x Z8 Encore!®



extended addressing register 184 external pin reset 29 eZ8 CPU features 3 eZ8 CPU instruction classes 187 eZ8 CPU instruction notation 183 eZ8 CPU instruction set 182 eZ8 CPU instruction summary 191

## F

FCTL register 144 features, Z8 Encore!<sup>®</sup> 1 first opcode map 204 FLAGS 185 flags register 185 flash controller 4 option bit address space 148 option bit configuration - reset 148 program memory address 0000H 149 program memory address 0001H 150 flash memory 138 arrangement 139 byte programming 142 code protection 141 configurations 138 control register definitions 144 controller bypass 143 electrical characteristics and timing 173 flash control register 144 flash option bits 142 flash status register 145 flow chart 140 frequency high and low byte registers 147 mass erase 143 operation 139 operation timing 141 page erase 143 page select register 146 FPS register 146 FSTAT register 145

# G

gated mode 71 general-purpose I/O 33 GPIO 4, 33 alternate functions 34 architecture 34 control register definitions 36 input data sample timing 176 interrupts 36 port A-H address registers 37 port A-H alternate function sub-registers 39 port A-H control registers 38 port A-H data direction sub-registers 39 port A-H high drive enable sub-registers 41 port A-H input data registers 42 port A-H output control sub-registers 40 port A-H output data registers 43 port A-H stop mode recovery sub-registers 41 port availability by device 33 port input timing 176 port output timing 177

## H

H 185 HALT 189 HALT mode 31, 189 hexadecimal number prefix/suffix 185

# I

I<sup>2</sup>C 4 10-bit address read transaction 116 10-bit address transaction 114 10-bit addressed slave data transfer format 114 10-bit receive data format 116 7-bit address transaction 112 7-bit address, reading a transaction 115 7-bit addressed slave data transfer format 113 7-bit receive data transfer format 115 baud high and low byte registers 121 C status register 118 control register definitions 118



# Z

Z8 Encore! block diagram 3 features 1 introduction 1 part selection guide 2