Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | eZ8 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 46 | | Program Memory Size | 24KB (24K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f2402ar020ec00tr | iv | External Pin Reset | | |-----------------------------------------------------|------| | Stop Mode Recovery | | | Stop Mode Recovery Using Watch-Dog Timer Time-Out | | | Stop Mode Recovery Using a GPIO Port Pin Transition | . 30 | | Low-Power Modes | . 31 | | Overview | . 31 | | Stop Mode | . 31 | | Halt Mode | . 31 | | General-Purpose I/O | . 33 | | Overview | . 33 | | GPIO Port Availability By Device | . 33 | | Architecture | . 34 | | GPIO Alternate Functions | . 34 | | GPIO Interrupts | . 36 | | GPIO Control Register Definitions | . 36 | | Port A-H Address Registers | . 37 | | Port A-H Control Registers | . 38 | | Port A-H Input Data Registers | . 42 | | Port A-H Output Data Register | . 43 | | Interrupt Controller | . 44 | | Overview | . 44 | | Interrupt Vector Listing | . 44 | | Architecture | . 46 | | Operation | . 46 | | Master Interrupt Enable | | | Interrupt Vectors and Priority | . 47 | | Interrupt Assertion Types | . 47 | | Interrupt Control Register Definitions | . 48 | | Interrupt Request 0 Register | . 48 | | Interrupt Request 1 Register | | | Interrupt Request 2 Register | . 50 | | IRQ0 Enable High and Low Bit Registers | . 51 | | IRQ1 Enable High and Low Bit Registers | . 52 | | IRQ2 Enable High and Low Bit Registers | . 53 | | Interrupt Edge Select Register | . 54 | | Interrupt Port Select Register | . 55 | | Interrupt Control Register | . 56 | | Timers | . 57 | | Overview | | | Architecture | | | Operation | . 58 | PS017610-0404 Figure 58. Z8Fxx01 in 44-Pin Low-Profile Quad Flat Package (LQFP) ## **Signal Descriptions** Table 2 describes the Z8F640x family signals. Refer to the section **Pin Configurations on page 7** to determine the signals available for the specific package styles. **Table 2. Signal Descriptions** | Signal Mnemonic | I/O | Description | |-----------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General-Purpose I/C | ) Ports A | Н | | PA[7:0] | I/O | Port A[7:0]. These pins are used for general-purpose I/O. | | PB[7:0] | I/O | Port B[7:0]. These pins are used for general-purpose I/O. | | PC[7:0] | I/O | Port C[7:0]. These pins are used for general-purpose I/O. | | PD[7:0] | I/O | Port D[7:0]. These pins are used for general-purpose I/O. | | PE[7:0] | I/O | Port E[7:0]. These pins are used for general-purpose I/O. | | PF[7:0] | I/O | Port F[7:0]. These pins are used for general-purpose I/O. | | PG[7:0] | I/O | Port G[7:0]. These pins are used for general-purpose I/O. | | PH[3:0] | I/O | Port H[3:0]. These pins are used for general-purpose I/O. | | I <sup>2</sup> C Controller | | | | SCL | 0 | Serial Clock. This is the output clock for the I <sup>2</sup> C. This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SCL function, this pin is open-drain. | | SDA | I/O | Serial Data. This open-drain pin is used to transfer data between the I <sup>2</sup> C and a slave. This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SDA function, this pin is open-drain. | | SPI Controller | | | | SS | I/O | Slave Select. This signal can be an output or an input. If the Z8 Encore! is the SPI master, this pin may be configured as the Slave Select output. If the Z8 Encore! is the SPI slave, this pin is the input slave select. It is multiplexed with a general-purpose I/O pin. | | SCK | I/O | SPI Serial Clock. The SPI master supplies this pin. If the Z8 Encore! is the SPI master, this pin is an output. If the Z8 Encore! is the SPI slave, this pin is an input. It is multiplexed with a general-purpose I/O pin. | | MOSI | I/O | Master Out Slave In. This signal is the data output from the SPI master device and the data input to the SPI slave device. It is multiplexed with a general-purpose I/O pin. | | MISO | I/O | Master In Slave Out. This pin is the data input to the SPI master device and the data output from the SPI slave device. It is multiplexed with a general-purpose I/O pin. | # Register File Address Map Table 6 provides the address map for the Register File of the Z8F640x family of products. Not all devices and package styles in the Z8F640x family support Timer 3 and all of the GPIO Ports. Consider registers for unimplemented peripherals as Reserved. Table 6. Register File Address Map | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page # | |----------------|-----------------------------------|----------|-------------|--------| | General Purpos | e RAM | | | | | 000-EFF | General-Purpose Register File RAM | _ | XX | | | Timer 0 | | | | | | F00 | Timer 0 High Byte | ТОН | 00 | 66 | | F01 | Timer 0 Low Byte | TOL | 01 | 66 | | F02 | Timer 0 Reload High Byte | T0RH | FF | 67 | | F03 | Timer 0 Reload Low Byte | T0RL | FF | 67 | | F04 | Timer 0 PWM High Byte | T0PWMH | 00 | 69 | | F05 | Timer 0 PWM Low Byte | T0PWML | 00 | 69 | | F06 | Reserved | _ | XX | | | F07 | Timer 0 Control | T0CTL | 00 | 70 | | Timer 1 | | | | | | F08 | Timer 1 High Byte | T1H | 00 | 66 | | F09 | Timer 1 Low Byte | T1L | 01 | 66 | | F0A | Timer 1 Reload High Byte | T1RH | FF | 67 | | F0B | Timer 1 Reload Low Byte | T1RL | FF | 67 | | F0C | Timer 1 PWM High Byte | T1PWMH | 00 | 69 | | F0D | Timer 1 PWM Low Byte | T1PWML | 00 | 69 | | F0E | Reserved | _ | XX | | | F0F | Timer 1 Control | T1CTL | 00 | 70 | | Timer 2 | | | | | | F10 | Timer 2 High Byte | T2H | 00 | 66 | | F11 | Timer 2 Low Byte | T2L | 01 | 66 | | F12 | Timer 2 Reload High Byte | T2RH | FF | 67 | | F13 | Timer 2 Reload Low Byte | T2RL | FF | 67 | | F14 | Timer 2 PWM High Byte | T2PWMH | 00 | 69 | | F15 | Timer 2 PWM Low Byte | T2PWML | 00 | 69 | | F16 | Reserved | _ | XX | | | F17 | Timer 2 Control | T2CTL | 00 | 70 | ### Stop Mode Recovery Using a GPIO Port Pin Transition Each of the GPIO Port pins may be configured as a Stop Mode Recovery input source. On any GPIO pin enabled as a Stop Mode Recover source, a change in the input pin value (from High to Low or from Low to High) initiates Stop Mode Recovery. In the Watch-Dog Timer Control register, the STOP bit is set to 1. #### Caution: In Stop mode, the GPIO Port Input Data registers (PxIN) are disabled. The Port Input Data registers record the Port transition only if the signal stays on the Port pin through the end of the STOP Mode Recovery delay. Thus, short pulses on the Port pin can initiate STOP Mode Recovery without being written to the Port Input Data register or without initiating an interrupt (if enabled for that pin). - Watch-Dog Timer's internal RC oscillator continues to operate - If enabled, the Watch-Dog Timer continues to operate - All other on-chip peripherals continue to operate The eZ8 CPU can be brought out of Halt mode by any of the following operations: - Interrupt - Watch-Dog Timer time-out (interrupt or reset) - Power-on reset - Voltage-brown out reset - External RESET pin assertion To minimize current in Halt mode, all GPIO pins which are configured as inputs must be driven to one of the supply rails ( $V_{CC}$ or GND). PS017610-0404 Low-Power Modes - Select either the rising edge or falling edge of the Timer Input signal for the count. This also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function does not have to be enabled. - Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in Counter mode. After the first timer Reload in Counter mode, counting always begins at the reset value of 0001H. Generally, in Counter mode the Timer High and Low Byte registers must be written with the value 0001H. - 3. Write to the Timer Reload High and Low Byte registers to set the Reload value. - 4. If desired, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. Configure the associated GPIO port pin for the Timer Input alternate function. - 6. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function. - 7. Write to the Timer Control register to enable the timer. In Counter mode, the number of Timer Input transitions since the timer start is given by the following equation: **Counter Mode Timer Input Transitions = Current Count Value – Start Value** #### **PWM Mode** In PWM mode, the timer outputs a Pulse-Width Modulator (PWM) output signal through a GPIO Port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and then transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H. If the TPOL bit in the Timer Control register is set to 0, the Timer Output signal begins as a Low (0) and then transitions to a High (1) when the timer value matches the PWM value. The Timer Output signal returns to a Low (0) after the timer reaches the Reload value and is reset to 0001H. The steps for configuring a timer for PWM mode and initiating the PWM operation are as follows: 1. Write to the Timer Control register to: PS017610-0404 Timers ### Timer 0-3 PWM High and Low Byte Registers The Timer 0-3 PWM High and Low Byte (TxPWMH and TxPWML) registers (Tables 42 and 43) are used for Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the Capture and Capture/Compare modes. Table 42. Timer 0-3 PWM High Byte Register (TxPWMH) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-------------|------------|-----|-----|-----| | FIELD | | | | PW | MH | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | ] | F04H, F0CH, | F14H, F1CH | [ | | | Table 43. Timer 0-3 PWM Low Byte Register (TxPWML) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-------------|------------|-----|-----|-----| | FIELD | | | | PW | ML | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | ] | F05H, F0DH, | F15H, F1DF | I | | | PWMH and PWML—Pulse-Width Modulator High and Low Bytes These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output value is set by the TPOL bit in the Timer Control Register (TxCTL) register. The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operating in Capture or Capture/Compare modes. PS017610-0404 Timers 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the UARTx Control 1 register to 1. ## **UART Control Register Definitions** The UART control registers support both the UARTs and the associated Infrared Encoder/Decoders. For more information on the infrared operation, refer to the **Infrared Encoder/Decoder** chapter on page 95. ### **UART***x* Transmit Data Register Data bytes written to the UARTx Transmit Data register (Table 50) are shifted out on the TXDx pin. The Write-only UARTx Transmit Data register shares a Register File address with the Read-only UARTx Receive Data register. Table 50. UARTx Transmit Data Register (UxTXD) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|---------|---------|---|---|---| | FIELD | | | | ТΣ | ΚD | | | | | RESET | X | X | X | X | X | X | X | X | | R/W | W | W | W | W | W | W | W | W | | ADDR | | | | F40H ar | nd F48H | | | | TXD-Transmit Data UART transmitter data byte to be shifted out through the TXDx pin. PS017610-0404 UART ZiLOG ## Infrared Encoder/Decoder #### Overview The Z8F640x family products contain two fully-functional, high-performance UART to Infrared Encoder/Decoders (Endecs). Each Infrared Endec is integrated with an on-chip UART to allow easy communication between the Z8F640x family device and IrDA Physical Layer Specification Version 1.3-compliant infrared transceivers. Infrared communication provides secure, reliable, low-cost, point-to-point communication between PCs, PDAs, cell phones, printers and other infrared enabled devices. #### **Architecture** Figure 71 illustrates the architecture of the Infrared Endec. Figure 71. Infrared Data Communication System Block Diagram If the current ADC Analog Input is not the highest numbered input to be converted, DMA\_ADC initiates data conversion in the next higher numbered ADC Analog Input. ## Configuring DMA\_ADC for Data Transfer Follow these steps to configure and enable DMA\_ADC: - Write the DMA\_ADC Address register with the 7 most-significant bits of the Register File address for data transfers. - 2. Write to the DMA\_ADC Control register to complete the following: - Enable the DMA\_ADC interrupt request, if desired - Select the number of ADC Analog Inputs to convert - Enable the DMA\_ADC channel #### Caution: When using the DMA\_ADC to perform conversions on multiple ADC inputs and the ADC\_IN field in the DMA\_ADC Control Register is greater than 000b, the Analog-to-Digital Converter must be configured for Single-Shot mode. Continuous mode operation of the ADC can **only** be used in conjunction with DMA\_ADC if the ADC\_IN field in the DMA\_ADC Control Register is reset to 000b to enable conversion on ADC Analog Input 0 only. ## **DMA Control Register Definitions** ## DMAx Control Register The DMAx Control register is used to enable and select the mode of operation for DMAx. Table 71. DMAx Control Register (DMAxCTL) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|------|-------|------|-------|-----|-----| | FIELD | DEN | DLE | DDIR | IRQEN | WSEL | | RSS | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 0 0 | | | | R/W | ADDR | | | | FB0H, | FB8H | | | | DEN—DMAx Enable 0 = DMAx is disabled and data transfer requests are disregarded. ### Flash Frequency High and Low Byte Registers The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in kHz) and is calculated using the following equation: $$FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System Clock Frequency}{1000}$$ #### Caution: Flash programming and erasure is not supported for system clock frequencies below 32KHz (32768Hz) or above 20MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to insure proper operation of the Z8F640x family device. Table 88. Flash Frequency High Byte Register (FFREQH) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | FIELD | | | | FFR | EQH | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | | FE | AH | | | | FFREQH—Flash Frequency High Byte High byte of the 16-bit Flash Frequency value. Table 89. Flash Frequency Low Byte Register (FFREQL) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|-----|-----| | FIELD | | | | FFR | EQL | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | ADDR | | | | FF | ВН | | | | FFREQL—Flash Frequency Low Byte Low byte of the 16-bit Flash Frequency value. PS017610-0404 Flash Memory zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, this command returns FFH for all the data values. ``` DBG <-- 09H DBG <-- {4'h0,Register Address[11:8] DBG <-- Register Address[7:0] DBG <-- Size[7:0] DBG --> 1-256 data bytes ``` • Write Program Memory (0AH)—The Write Program Memory command writes data to Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, the data is discarded. ``` DBG <-- 0AH DBG <-- Program Memory Address[15:8] DBG <-- Program Memory Address[7:0] DBG <-- Size[15:8] DBG <-- Size[7:0] DBG <-- 1-65536 data bytes ``` • Read Program Memory (0BH)—The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, this command returns FFH for the data. ``` DBG <-- OBH DBG <-- Program Memory Address[15:8] DBG <-- Program Memory Address[7:0] DBG <-- Size[15:8] DBG <-- Size[7:0] DBG --> 1-65536 data bytes ``` • Write Data Memory (0CH)—The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). If the Z8F640x family device is not in Debug mode or if the Read Protect Option Bit is enabled, the data is discarded. ``` DBG <-- OCH DBG <-- Data Memory Address[15:8] DBG <-- Data Memory Address[7:0] DBG <-- Size[15:8] DBG <-- Size[7:0] DBG <-- 1-65536 data bytes ``` PS017610-0404 On-Chip Debugger 166 Figure 90. Recommended Crystal Oscillator Configuration (20MHz operation) Table 99. Recommended Crystal Oscillator Specifications (20MHz Operation) | Parameter | Value | Units | Comments | |-------------------------------------|-------------|-------|----------| | Frequency | 20 | MHz | | | Resonance | Parallel | | | | Mode | Fundamental | | | | Series Resistance (R <sub>S</sub> ) | 25 | Ω | Maximum | | Load Capacitance (C <sub>L</sub> ) | 20 | pF | Maximum | | Shunt Capacitance (C <sub>0</sub> ) | 7 | pF | Maximum | | Drive Level | 1 | mW | Maximum | PS017610-0404 On-Chip Oscillator **Table 100. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |------------------------------------------------------------------------|---------|---------|-------|-------| | 68-Pin PLCC Maximum Ratings at 70 <sup>0</sup> C to 105 <sup>0</sup> C | | | | | | Total power dissipation | | 500 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 140 | mA | | | 64-Pin LQFP Maximum Ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1000 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 64-Pin LQFP Maximum Ratings at 70 <sup>0</sup> C to 105 <sup>0</sup> C | | | | | | Total power dissipation | | 540 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | 44-Pin PLCC Maximum Ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-Pin PLCC Maximum Ratings at 70 <sup>0</sup> C to 105 <sup>0</sup> C | | | | | | Total power dissipation | | 295 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 83 | mA | | | 44-pin LQFP Maximum Ratings at -40°C to 70°C | | | | | | Total power dissipation | | 750 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 200 | mA | | | 44-pin LQFP Maximum Ratings at 70 <sup>0</sup> C to 105 <sup>0</sup> C | | | | | | Total power dissipation | | 410 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 114 | mA | | | 40-Pin PDIP Maximum Ratings at -40°C to 70°C | | | | | | Total power dissipation | | 1000 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 275 | mA | | | 40-Pin PDIP Maximum Ratings at 70°C to 105°C | | | | | | Total power dissipation | | 540 | mW | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 150 | mA | | | Notes: | | | | | #### Notes PS017610-0404 Electrical Characteristics This <u>voltage</u> applies to all pins except the following: V<sub>DD</sub>, AV<sub>DD</sub>, pins supporting analog input (Port B and Port H), RESET, and where noted otherwise. ## I<sup>2</sup>C Timing Figure 98 and Table 112 provide timing information for I2C pins. Figure 98. I<sup>2</sup>C Timing Table 112. I<sup>2</sup>C Timing | | | Delay (ns) | |------------------|-----------------------------------------|-----------------| | Parameter | Abbreviation | Minimum Maximum | | T <sub>1</sub> | SCL Fall to SDA output delay | SCL period/4 | | $\overline{T_2}$ | SDA Input to SCL rising edge Setup Time | 0 | | T <sub>3</sub> | SDA Input to SCL falling edge Hold Time | 0 | PS017610-0404 Electrical Characteristics **Table 121. CPU Control Instructions** | Mnemonic | Operands | Instruction | |----------|----------|-------------------------| | CCF | _ | Complement Carry Flag | | DI | _ | Disable Interrupts | | EI | _ | Enable Interrupts | | HALT | _ | Halt Mode | | NOP | _ | No Operation | | RCF | _ | Reset Carry Flag | | SCF | _ | Set Carry Flag | | SRP | src | Set Register Pointer | | STOP | _ | Stop Mode | | WDT | _ | Watch-Dog Timer Refresh | **Table 122. Load Instructions** | Mnemonic | Operands | Instruction | |----------|-------------|------------------------------------------------------------------------| | CLR | dst | Clear | | LD | dst, src | Load | | LDC | dst, src | Load Constant to/from Program Memory | | LDCI | dst, src | Load Constant to/from Program Memory and Auto-Increment<br>Addresses | | LDE | dst, src | Load External Data to/from Data Memory | | LDEI | dst, src | Load External Data to/from Data Memory and Auto-Increment<br>Addresses | | LDX | dst, src | Load using Extended Addressing | | LEA | dst, X(src) | Load Effective Address | | POP | dst | Pop | | POPX | dst | Pop using Extended Addressing | | PUSH | src | Push | | PUSHX | src | Push using Extended Addressing | PS017610-0404 eZ8 CPU Instruction Set # **Packaging** Figure 103 illustrates the 40-pin PDIP (plastic dual-inline package) available for the Z8F1601, Z8F2401, Z8F3201, Z8F4801, and Z8F6401 devices. | SYMBOL | MILLIN | ETER | INC | Н | |--------|----------|-------|----------|-------| | | MIN | MAX | MIN | MAX | | A1 | 0.51 | 1.02 | .020 | .040 | | A2 | 3.18 | 3.94 | .125 | .155 | | В | 0.38 | 0.53 | .015 | .021 | | B1 | 1.02 | 1.52 | .040 | .060 | | С | 0.23 | 0.38 | .009 | .015 | | D | 52.07 | 52.58 | 2.050 | 2.070 | | E | 15.24 | 15.75 | .600 | .620 | | E1 | 13.59 | 14.22 | .535 | .560 | | e | 2.54 TYP | | .100 TYP | | | eA | 15.49 | 16.76 | .610 | .660 | | L | 3.05 | 3.81 | .120 | .150 | | Q1 | 1.40 | 1.91 | .055 | .075 | | S | 1.52 | 2.29 | .060 | .090 | ZiLOG CONTROLLING DIMENSIONS : INCH Figure 103. 40-Lead Plastic Dual-Inline Package (PDIP) PS017610-0404 Packaging ## Customer Feedback Form ## The Z8 Encore!™ Product Specification If you experience any problems while operating this product, or if you note any inaccuracies while reading this Product Specification, please copy and complete this form, then mail or fax it to ZiLOG (see *Return Information*, below). We also welcome your suggestions! #### **Customer Information** | Name | Country | |----------------|---------| | Company | Phone | | Address | Fax | | City/State/Zip | E-Mail | #### **Product Information** | Part #, Serial #, Board Fab #, or Rev. # | |------------------------------------------| | Software Version | | Document Number | | Host Computer Description/Type | #### **Return Information** ZiLOG 532 Race Street San Jose, CA 95126 Fax: (408) 558-8536 Fax: (408) 558-8536 Email: <u>tools@zilog.com</u> ## Z8F640x/Z8F480x/Z8F320x/Z8F240x/Z8F160x Z8 Encore!® 228 $\mathbf{Z}$ Z8 Encore! block diagram 3 features 1 introduction 1 part selection guide 2