Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Core Processor Core Size Speed Connectivity I | Obsolete eZ8 8-Bit 20MHz I <sup>2</sup> C, IrDA, SPI, UART/USART | |---------------------------------------------------|------------------------------------------------------------------| | Core Size 8 Speed 2 Connectivity I | 8-Bit<br>20MHz | | Speed 2<br>Connectivity I | 20MHz | | Connectivity I | | | | I <sup>2</sup> C, IrDA, SPI, UART/USART | | | | | Peripherals E | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 31 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size - | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package - | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f3201vn020sc | iv | External Pin Reset | | |-----------------------------------------------------|------| | Stop Mode Recovery | | | Stop Mode Recovery Using Watch-Dog Timer Time-Out | | | Stop Mode Recovery Using a GPIO Port Pin Transition | . 30 | | Low-Power Modes | . 31 | | Overview | . 31 | | Stop Mode | . 31 | | Halt Mode | . 31 | | General-Purpose I/O | . 33 | | Overview | . 33 | | GPIO Port Availability By Device | . 33 | | Architecture | . 34 | | GPIO Alternate Functions | . 34 | | GPIO Interrupts | . 36 | | GPIO Control Register Definitions | . 36 | | Port A-H Address Registers | . 37 | | Port A-H Control Registers | . 38 | | Port A-H Input Data Registers | . 42 | | Port A-H Output Data Register | . 43 | | Interrupt Controller | . 44 | | Overview | . 44 | | Interrupt Vector Listing | . 44 | | Architecture | . 46 | | Operation | . 46 | | Master Interrupt Enable | | | Interrupt Vectors and Priority | . 47 | | Interrupt Assertion Types | . 47 | | Interrupt Control Register Definitions | . 48 | | Interrupt Request 0 Register | . 48 | | Interrupt Request 1 Register | | | Interrupt Request 2 Register | . 50 | | IRQ0 Enable High and Low Bit Registers | . 51 | | IRQ1 Enable High and Low Bit Registers | . 52 | | IRQ2 Enable High and Low Bit Registers | . 53 | | Interrupt Edge Select Register | . 54 | | Interrupt Port Select Register | . 55 | | Interrupt Control Register | . 56 | | Timers | . 57 | | Overview | | | Architecture | | | Operation | . 58 | PS017610-0404 # **Block Diagram** Figure 55 illustrates the block diagram of the architecture of the Z8 Encore!™. Figure 55. Z8 Encore!® Block Diagram # **CPU and Peripheral Overview** #### **eZ8 CPU Features** The eZ8, ZiLOG's latest 8-bit Central Processing Unit (CPU), meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original Z8 instruction set. The eZ8 CPU features include: Direct register-to-register architecture allows each register to function as an accumulator, improving execution time and decreasing the required program memory PS017610-0404 Introduction Figure 59. Z8Fxx02 in 64-Pin Low-Profile Quad Flat Package (LQFP) Figure 61. Z8Fxx03 in 80-Pin Quad Flat Package (QFP) - Disable the timer - Configure the timer for PWM mode. - Set the prescale value. - Set the initial logic level (High or Low) and PWM High/Low transition for the Timer Output alternate function. - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). This only affects the first pass in PWM mode. After the first timer reset in PWM mode, counting always begins at the reset value of 0001H. - 3. Write to the PWM High and Low Byte registers to set the PWM value. - 4. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value. - 5. If desired, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 6. Configure the associated GPIO port pin for the Timer Output alternate function. - 7. Write to the Timer Control register to enable the timer and initiate counting. The PWM period is given by the following equation: PWM Period (s) = $$\frac{\text{Reload Value} \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$$ If an initial starting value other than <code>0001H</code> is loaded into the Timer High and Low Byte registers, the One-Shot mode equation must be used to determine the first PWM time-out period. If TPOL is set to 0, the ratio of the PWM output High time to the total period is given by: $$PWM\ Output\ High\ Time\ Ratio\ (\%)\ =\ \frac{Reload\ Value-PWM\ Value}{Reload\ Value}\times 100$$ If TPOL is set to 1, the ratio of the PWM output High time to the total period is given by: PWM Output High Time Ratio (%) = $$\frac{PWM \ Value}{Reload \ Value} \times 100$$ #### **Capture Mode** In Capture mode, the current timer count value is recorded when the desired external Timer Input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte Registers. The timer input is the system clock. The TPOL bit in the Timer Control register determines if the Capture occurs on a rising edge or a falling edge of the PS017610-0404 Timers # Watch-Dog Timer #### Overview The Watch-Dog Timer (WDT) helps protect against corrupt or unreliable software, power faults, and other system-level problems which may place the Z8 Encore!® into unsuitable operating states. The Watch-Dog Timer includes the following features: - On-chip RC oscillator - A selectable time-out response: Short Reset or interrupt - 24-bit programmable time-out value ## Operation The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets or interrupts the Z8F640x family device when the WDT reaches its terminal count. The Watch-Dog Timer uses its own dedicated on-chip RC oscillator as its clock source. The Watch-Dog Timer has only two modes of operation—on and off. Once enabled, it always counts and must be refreshed to prevent a time-out. An enable can be performed by executing the WDT instruction or by setting the WDT\_AO Option Bit. The WDT\_AO bit enables the Watch-Dog Timer to operate all the time, even if a WDT instruction has not been executed. The Watch-Dog Timer is a 24-bit reloadable downcounter that uses three 8-bit registers in the eZ8 CPU register space to set the reload value. The nominal WDT time-out period is given by the following equation: WDT Time-out Period (ms) = $$\frac{\text{WDT Reload Value}}{50}$$ where the WDT reload value is the decimal value of the 24-bit value given by {WDTU[7:0], WDTH[7:0], WDTL[7:0]} and the typical Watch-Dog Timer RC oscillator frequency is 50kHz. The Watch-Dog Timer cannot be refreshed once it reaches 000002H. The WDT Reload Value must not be set to values below 000004H. Table 45 provides PS017610-0404 Watch-Dog Timer 3. Enable the Baud Rate Generator timer function and associated interrupt by setting the BIRQ bit in the UARTx Control 1 register to 1. # **UART Control Register Definitions** The UART control registers support both the UARTs and the associated Infrared Encoder/Decoders. For more information on the infrared operation, refer to the **Infrared Encoder/Decoder** chapter on page 95. ## **UART***x* Transmit Data Register Data bytes written to the UARTx Transmit Data register (Table 50) are shifted out on the TXDx pin. The Write-only UARTx Transmit Data register shares a Register File address with the Read-only UARTx Receive Data register. Table 50. UARTx Transmit Data Register (UxTXD) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |-------|---------------|---|---|---|---|---|---|---|--|--|--|--|--| | FIELD | TXD | | | | | | | | | | | | | | RESET | X | X | X | X | X | X | X | X | | | | | | | R/W | W | W | W | W | W | W | W | W | | | | | | | ADDR | F40H and F48H | | | | | | | | | | | | | TXD-Transmit Data UART transmitter data byte to be shifted out through the TXDx pin. PS017610-0404 UART Table 57. UARTx Baud Rate Low Byte Register (UxBRL) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |-------|-----|-----|-----|---------|---------|-----|-----|-----|--|--|--|--|--| | FIELD | BRL | | | | | | | | | | | | | | RESET | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | R/W | | | | | | ADDR | | | | F47H ar | nd F4FH | | | | | | | | | The UART data rate is calculated using the following equation: UART Baud Rate (bits/s) = $$\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$$ For a given UART data rate, the integer baud rate divisor value is calculated using the following equation: The baud rate error relative to the desired baud rate is calculated using the following equation: UART Baud Rate Error (%) = $$100 \times \left(\frac{Actual Data Rate - Desired Data Rate}{Desired Data Rate}\right)$$ For reliable communication, the UART baud rate error must never exceed 5 percent. Table 58 provides information on data rate errors for popular baud rates and commonly used crystal oscillator frequencies. PS017610-0404 UART ### Transfer Format PHASE Equals Zero Figure 77 illustrates the timing diagram for an SPI transfer in which PHASE is cleared to 0. The two SCK waveforms show polarity with CLKPOL reset to 0 and with CLKPOL set to one. The diagram may be interpreted as either a Master or Slave timing diagram since the SCK Master-In/Slave-Out (MISO) and Master-Out/Slave-In (MOSI) pins are directly connected between the Master and the Slave. Figure 77. SPI Timing When PHASE is 0 #### Transfer Format PHASE Equals One Figure 78 illustrates the timing diagram for an SPI transfer in which PHASE is one. Two waveforms are depicted for SCK, one for CLKPOL reset to 0 and another for CLKPOL set to 1. - 4. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data register. - 5. After the first bit has been shifted out, a Transmit interrupt is asserted. - 6. Software responds by writing eight bits of address to the I<sup>2</sup>C Data register. - 7. The $I^2C$ Controller completes shifting of the two address bits and a 0 (write). - 8. The I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next high period of SCL. - 9. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data register. - 10. The I<sup>2</sup>C Controller shifts out the next eight bits of address. After the first bits are shifted, the I<sup>2</sup>C Controller generates a Transmit interrupt. - 11. Software responds by setting the START bit of the I<sup>2</sup>C Control register to generate a repeated START. - 12. Software responds by writing 11110B followed by the 2-bit slave address and a 1 (read). - 13. Software responds by setting the NAK bit of the I<sup>2</sup>C Control register, so that a Not Acknowledge is sent after the first byte of data has been read. If you want to read only one byte, software responds by setting the NAK bit of the I<sup>2</sup>C Control register. - 14. After the I<sup>2</sup>C Controller shifts out the address bits mentioned in step 9, the I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next high period of SCL. - 15. The I<sup>2</sup>C Controller sends the repeated START condition. - The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data register. - 17. The I<sup>2</sup>C Controller sends 11110B followed by the 2-bit slave read and a 1 (read). - 18. The I<sup>2</sup>C slave sends an acknowledge by pulling the SDA signal Low during the next high period of SCL. - 19. The I<sup>2</sup>C slave sends a byte of data. - 20. A Receive interrupt is generated. - 21. Software responds by reading the I<sup>2</sup>C Data register. - 22. Software responds by setting the STOP bit of the I<sup>2</sup>C Control register. - 23. A NAK condition is sent to the I<sup>2</sup>C slave. - 24. A STOP condition is sent to the I<sup>2</sup>C slave. PS017609-0803 I2C Controller # Direct Memory Access Controller #### Overview The Z8F640x family device's Direct Memory Access (DMA) Controller provides three independent Direct Memory Access channels. Two of the channels (DMA0 and DMA1) transfer data between the on-chip peripherals and the Register File. The third channel (DMA\_ADC) controls the Analog-to-Digital Converter (ADC) operation and transfers the Single-Shot mode ADC output data to the Register File. ## Operation #### **DMA0** and **DMA1** Operation DMA0 and DMA1, referred to collectively as DMAx, transfer data either from the on-chip peripheral control registers to the Register File, or from the Register File to the on-chip peripheral control registers. The sequence of operations in a DMAx data transfer is: - 1. DMAx trigger source requests a DMA data transfer. - 2. DMAx requests control of the system bus (address and data) from the eZ8 CPU. - 3. After the eZ8 CPU acknowledges the bus request, DMAx transfers either a single byte or a two-byte word (depending upon configuration) and then returns system bus control back to the eZ8 CPU. - 4. If Current Address equals End Address: - DMAx reloads the original Start Address - If configured to generate an interrupt, DMAx sends an interrupt request to the Interrupt Controller - If configured for single-pass operation, DMAx resets the DEN bit in the DMAx Control register to 0 and the DMA is disabled. If Current Address does not equal End Address, the Current Address increments by 1 (single-byte transfer) or 2 (two-byte word transfer). Table 76 provides an example of the Register File addresses if the DMA\_ADC Address register contains the value 72H. Table 76. DMA\_ADC Register File Address Example | ADC Analog Input | Register File Address (Hex) <sup>1</sup> | |------------------|------------------------------------------| | 0 | 720H-721H | | 1 | 722H-723H | | 2 | 724H-725H | | 3 | 726H-727H | | 4 | 728H-729H | | 5 | 72AH-72BH | | 6 | 72CH-72DH | | 7 | 72EH-72FH | | 8 | 730H-731H | | 9 | 732H-733H | | 10 | 734H-735H | | 11 | 736Н-737Н | <sup>&</sup>lt;sup>1</sup> DMAA\_ADDR set to 72H. Table 77. DMA\_ADC Address Register (DMAA\_ADDR) | BITS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |-------|-----------|------|-----|-----|-----|-----|-----|-----|--|--|--|--|--|--| | FIELD | DMAA_ADDR | | | | | | | | | | | | | | | RESET | X | X | X | X | X | X | X | X | | | | | | | | R/W | | | | | | | ADDR | | FBDH | | | | | | | | | | | | | #### DMAA\_ADDR—DMA\_ADC Address These bits specify the seven most-significant bits of the 12-bit Register File addresses used for storing the ADC output data. The ADC Analog Input Number defines the five least-significant bits of the Register File address. Full 12-bit address is {DMAA\_ADDR[7:1], 4-bit ADC Analog Input Number, 0}. #### Reserved This bit is reserved and must be 0. Figure 85. Flash Controller Operation Flow Chart PS017610-0404 Flash Memory #### Flash Code Protection Using the Option Bits The FHSWP and FWP Option Bits combine to provide three levels of Flash Program Memory protection as listed in Table 84. Refer to the **Option Bits** chapter for more information. **Table 84. Flash Code Protection Using the Option Bits** | FHSWP | FWP | Flash Code Protection Description | |--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Programming and erasure disabled for all of Flash Program Memory. In user code programming, Page Erase, and Mass Erase are all disabled. Mass Erase is available through the On-Chip Debugger. | | 1 | 0 | Programming and Page Erase are enabled for the High Sector of the Flash Program Memory only. The High Sector on the Z8F640x family device contains 1KB to 4KB of Flash with addresses at the top of the available Flash memory. Programming and Page Erase are disabled for the other portions of the Flash Program Memory. Mass erase through user code is disabled. Mass Erase is available through the On-Chip Debugger. | | 0 or 1 | 1 | Programming, Page Erase, and Mass Erase are enabled for all of Flash Program Memory. | #### Flash Code Protection Using the Flash Controller At Reset, the Flash Controller locks to prevent accidental program or erasure of the Flash memory. To program or erase the Flash memory, unlock the Flash Controller by making two consecutive writes to the Flash Control register with the values 73H and 8CH, sequentially. After unlocking the Flash Controller, the Flash can be programmed or erased. When the Flash Controller is unlocked, any value written to the Flash Control register locks the Flash Controller. Writing the Mass Erase or Page Erase commands executes the function before locking the Flash Controller. ## **Byte Programming** When the Flash Controller is unlocked, all writes to Program Memory program a byte into the Flash. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the Page Erase or Mass Erase commands. Byte Programming can be accomplished using the On-Chip Debugger's Write Memory command or eZ8 CPU execution of the LDC or LDCI instructions. Refer to the eZ8 CPU User Manual for a description of the LDC and LDCI instructions. While the Flash Controller programs the Flash memory, the eZ8 CPU idles but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control register, except the Mass Erase or Page Erase commands. PS017610-0404 Flash Memory If the OCD receives a Serial Break (nine or more continuous bits Low) the Auto-Baud Detector/Generator resets. The Auto-Baud Detector/Generator can then be reconfigured by sending 80H. ## **OCD Serial Errors** The On-Chip Debugger can detect any of the following error conditions on the DBG pin: - Serial Break (a minimum of nine continuous bits Low) - Framing Error (received Stop bit is Low) - Transmit Collision (OCD and host simultaneous transmission detected by the OCD) When the OCD detects one of these errors, it aborts any command currently in progress, transmits a four character long Serial Break back to the host, and resets the Auto-Baud Detector/Generator. A Framing Error or Transmit Collision may be caused by the host sending a Serial Break to the OCD. Because of the open-drain nature of the interface, returning a Serial Break back to the host only extends the length of the Serial Break if the host releases the Serial Break early. The host should transmit a Serial Break on the DBG pin when first connecting to the Z8F640x family device or when recovering from an error. A Serial Break from the host resets the Auto-Baud Generator/Detector but does not reset the OCD Control register. A Serial Break leaves the Z8F640x family device in Debug mode if that is the current mode. The OCD is held in Reset until the end of the Serial Break when the DBG pin returns High. Because of the open-drain nature of the DBG pin, the host can send a Serial Break to the OCD even if the OCD is transmitting a character. #### **Breakpoints** Execution Breakpoints are generated using the BRK instruction (opcode 00H). When the eZ8 CPU decodes a BRK instruction, it signals the On-Chip Debugger. If Breakpoints are enabled, the OCD enters Debug mode and idles the eZ8 CPU. If Breakpoints are not enabled, the OCD ignores the BRK signal and the BRK instruction operates as an NOP. #### **Breakpoints in Flash Memory** The BRK instruction is opcode 00H, which corresponds to the fully programmed state of a byte in Flash memory. To implement a Breakpoint, write 00H to the desired address, overwriting the current instruction. To remove a Breakpoint, the corresponding page of Flash memory must be erased and reprogrammed with the original data. #### Watchpoints The On-Chip Debugger can set one Watchpoint to cause a Debug Break. The Watchpoint identifies a single Register File address. The Watchpoint can be set to break on reads and/or writes of the selected Register File address. Additionally, the Watchpoint can be configured to break only when a specific data value is read and/or written from the specified reg- PS017610-0404 On-Chip Debugger # **DC Characteristics** Table 101 lists the DC characteristics of the Z8F640x family devices. All voltages are referenced to $V_{SS}$ , the primary system ground. **Table 101. DC Characteristics** | | | $T_A =$ | -40 <sup>0</sup> C to 1 | 105 <sup>0</sup> C | | | | | | |-------------------|---------------------------|---------------------|-------------------------|----------------------|-------|------------------------------------------------------------------------------------------------------|--|--|--| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Conditions | | | | | $V_{\mathrm{DD}}$ | Supply Voltage | 3.0 | _ | 3.6 | V | | | | | | $V_{IL1}$ | Low Level Input Voltage | -0.3 | - | 0.3*V <sub>DD</sub> | V | For all input pins except RESET, DBG, and XIN. | | | | | $V_{IL2}$ | Low Level Input Voltage | -0.3 | _ | 0.2*V <sub>DD</sub> | V | For RESET, DBG, and XIN. | | | | | $V_{IH1}$ | High Level Input Voltage | 0.7*V <sub>DD</sub> | _ | 5.5 | V | Port A, C, D, E, F, and G pins. | | | | | $V_{IH2}$ | High Level Input Voltage | 0.7*V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | Port B and H pins. | | | | | $V_{IH3}$ | High Level Input Voltage | 0.8*V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | RESET, DBG, and XIN pins. | | | | | V <sub>OL1</sub> | Low Level Output Voltage | - | _ | 0.4 | V | V <sub>DD</sub> = 3.0V; I <sub>OL</sub> = 2mA<br>High Output Drive disabled. | | | | | V <sub>OH1</sub> | High Level Output Voltage | 2.4 | - | _ | V | V <sub>DD</sub> = 3.0V; I <sub>OH</sub> = -2mA<br>High Output Drive disabled. | | | | | V <sub>OL2</sub> | Low Level Output Voltage | - | - | 0.6 | V | $V_{DD} = 3.3V$ ; $I_{OL} = 20$ mA<br>High Output Drive enabled.<br>$T_A = -40^{0}$ C to $+70^{0}$ C | | | | | V <sub>OL3</sub> | Low Level Output Voltage | _ | - | 0.6 | V | $V_{DD} = 3.3V$ ; $I_{OL} = 15$ mA<br>High Output Drive enabled.<br>$T_A = 70^0$ C to $+105^0$ C | | | | | V <sub>OH2</sub> | High Level Output Voltage | 2.4 | - | _ | V | $V_{DD} = 3.3V$ ; $I_{OH} = -20mA$<br>High Output Drive enabled.<br>$T_A = -40^{0}C$ to $+70^{0}C$ | | | | | V <sub>OH3</sub> | High Level Output Voltage | 2.4 | - | _ | V | $V_{DD} = 3.3V$ ; $I_{OH} = -15mA$<br>High Output Drive enabled.<br>$T_A = 70^0$ C to $+105^0$ C | | | | | $I_{IL}$ | Input Leakage Current | -5 | _ | +5 | μА | $V_{DD} = 3.6V;$<br>$V_{IN} = VDD \text{ or } VSS^1$ | | | | | $I_{TL}$ | Tri-State Leakage Current | -5 | _ | +5 | μΑ | $V_{DD} = 3.6V$ | | | | | C <sub>PAD</sub> | GPIO Port Pad Capacitance | - | 8.0 <sup>2</sup> | _ | pF | | | | | | $C_{XIN}$ | XIN Pad Capacitance | - | 8.0 <sup>2</sup> | - | pF | | | | | | $C_{XOUT}$ | XOUT Pad Capacitance | _ | 9.5 <sup>2</sup> | - | pF | | | | | PS017610-0404 Electrical Characteristics - ; value $\mathtt{O1H}$ , is the source. The value $\mathtt{O1H}$ is written into the - ; Register at address 234H. # **Assembly Language Syntax** For proper instruction execution, eZ8 CPU assembly language syntax requires that the operands be written as 'destination, source'. After assembly, the object code usually has the operands in the order 'source, destination', but ordering is opcode-dependent. The following instruction examples illustrate the format of some basic assembly instructions and the resulting object code produced by the assembler. This binary format must be followed by users that prefer manual program coding or intend to implement their own assembler. **Example 1**: If the contents of Registers 43H and 08H are added and the result is stored in 43H, the assembly syntax and resulting object code is: Table 113. Assembly Language Syntax Example 1 | Assembly Language Code | e ADD | 43H, | 08H | (ADD dst, src) | |------------------------|-------|------|-----|----------------| | Object Code | 04 | 08 | 43 | (OPC src, dst) | **Example 2:** In general, when an instruction format requires an 8-bit register address, that address can specify any register location in the range 0 - 255 or, using Escaped Mode Addressing, a Working Register R0 - R15. If the contents of Register 43H and Working Register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code is: Table 114. Assembly Language Syntax Example 2 | Assembly Language Cod | e ADD | 43H, | R8 | (ADD dst, src) | |-----------------------|-------|------|----|----------------| | Object Code | 04 | E8 | 43 | (OPC src, dst) | See the device-specific Product Specification to determine the exact register file range available. The register file size varies, depending on the device type. #### **eZ8 CPU Instruction Notation** In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags, and address modes are represented by a notational shorthand that is described in Table 115 PS017610-0404 eZ8 CPU Instruction Set Table 126. eZ8 CPU Instruction Summary (Continued) | Assembly | | Addres | ss Mode | Opcode(s) | | | Fl | ags | | | Fotob | Instr. | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|------------|---|---|------------|---------------|-----|---|--------|--------| | Mnemonic | Symbolic Operation | dst | src | (Hex) | C | Z | S | V | D | Н | Cycles | | | BTJZ bit, src, dst | if src[bit] = 0 | | r | F6 | - | - | - | - | - | - | 3 | 3 | | | $PC \leftarrow PC + X$ | | Ir | F7 | _ | | | | | | 3 | 4 | | CALL dst | $SP \leftarrow SP - 2$ | IRR | | D4 | - | - | - | - | - | - | 2 | 6 | | | @SP ← PC<br>PC ← dst | DA | | D6 | - | | | | | | 3 | 3 | | CCF | C ← ~C | | | EF | * | - | - | - | - | - | 1 | 2 | | CLR dst | dst ← 00H | R | | В0 | - | - | - | - | - | - | 2 | 2 | | | | IR | | B1 | - | | | | | | 2 | 3 | | COM dst | dst ← ~dst | R | | 60 | - | * | * | 0 | - | - | 2 | 2 | | | | IR | | 61 | - | | | | | | 2 | 3 | | CP dst, src | dst - src | r | r | A2 | * | * | * | * | - | - | 2 | 3 | | | | r | Ir | A3 | - | | | | | | 2 | 4 | | | | R | R | A4 | - | | | | | | 3 | 3 | | | | R | IR | A5 | - | | | | | | 3 | 4 | | | | R | IM | A6 | - | | | | | | 3 | 3 | | | | IR | IM | A7 | - | | | | | | 3 | 4 | | CPC dst, src | dst - src - C | r | r | 1F A2 | * | * | * | * | - | - | 3 | 3 | | | | r | Ir | 1F A3 | - | | | | | | 3 | 4 | | | | R | R | 1F A4 | = | | | | | | 4 | 3 | | | | R | IR | 1F A5 | = | | | | | | 4 | 4 | | | | R | IM | 1F A6 | - | | | | | | 4 | 3 | | | | IR | IM | 1F A7 | - | | | | | | 4 | 4 | | CPCX dst, src | dst - src - C | ER | ER | 1F A8 | * | * | * | * | - | - | 5 | 3 | | | | ER | IM | 1F A9 | - | | | | | | 5 | 3 | | CPX dst, src | dst - src | ER | ER | A8 | * | * | * | * | - | - | 4 | 3 | | | | ER | IM | A9 | | | | | | | 4 | 3 | | Flags Notation: | * = Value is a function of the control contr | of the resu | lt of the | operation. | | | Res<br>Set | et to<br>to 1 | 0 0 | | | | PS017610-0404 eZ8 CPU Instruction Set | | | | | | | | | Le | ower Nil | oble (He | x) | | | | | | | |---------|---|--------------------------|---------------------------|------------------------------|-----------------------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------------------|----------------------------|--------------------------|---------------------------|---------------------------|-------------------------|--------------------------| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | | | 0 | 1.2<br><b>BRK</b> | SRP<br>IM | 2.3<br><b>ADD</b><br>r1,r2 | 2.4<br><b>ADD</b><br>r1,lr2 | 3.3<br><b>ADD</b><br>R2,R1 | 3.4<br><b>ADD</b><br>IR2,R1 | 3.3<br><b>ADD</b><br>R1,IM | 3.4<br>ADD<br>IR1,IM | 4.3<br>ADDX<br>ER2,ER1 | 4.3<br>ADDX<br>IM,ER1 | 2.3<br><b>DJNZ</b><br>r1,X | 2.2<br><b>JR</b><br>cc,X | 2.2<br><b>LD</b><br>r1,IM | 3.2<br><b>JP</b><br>cc,DA | 1.2<br><b>INC</b><br>r1 | 1.2<br><b>NOP</b> | | | 1 | 2.2<br><b>RLC</b><br>R1 | 2.3<br><b>RLC</b><br>IR1 | 2.3<br><b>ADC</b><br>r1,r2 | 2.4<br><b>ADC</b><br>r1,lr2 | 3.3<br><b>ADC</b><br>R2,R1 | 3.4<br><b>ADC</b><br>IR2,R1 | 3.3<br><b>ADC</b><br>R1,IM | 3.4<br>ADC<br>IR1,IM | 4.3<br>ADCX<br>ER2,ER1 | 4.3<br>ADCX<br>IM,ER1 | | | | | | See 2nd<br>Opcode<br>Map | | | 2 | 2.2<br>INC<br>R1 | 2.3<br><b>INC</b><br>IR1 | 2.3<br><b>SUB</b><br>r1,r2 | 2.4<br><b>SUB</b><br>r1,lr2 | 3.3<br><b>SUB</b><br>R2,R1 | 3.4<br><b>SUB</b><br>IR2,R1 | 3.3<br><b>SUB</b><br>R1,IM | 3.4<br><b>SUB</b><br>IR1,IM | 4.3<br><b>SUBX</b><br>ER2,ER1 | 4.3<br>SUBX<br>IM,ER1 | | | | | | · | | | 3 | 2.2<br><b>DEC</b><br>R1 | 2.3<br>DEC | 2.3<br><b>SBC</b><br>r1,r2 | 2.4<br><b>SBC</b><br>r1,lr2 | 3.3<br><b>SBC</b><br>R2,R1 | 3.4<br><b>SBC</b><br>IR2,R1 | 3.3<br><b>SBC</b><br>R1,IM | 3.4<br>SBC<br>IR1,IM | 4.3<br>SBCX<br>ER2,ER1 | 4.3<br>SBCX<br>IM,ER1 | | | | | | | | | 4 | 2.2<br><b>DA</b><br>R1 | 2.3<br><b>DA</b><br>IR1 | 2.3<br>OR<br>r1,r2 | 2.4<br>OR<br>r1,lr2 | 3.3<br><b>OR</b><br>R2,R1 | 3.4<br><b>OR</b><br>IR2,R1 | 3.3<br><b>OR</b><br>R1,IM | 3.4<br><b>OR</b><br>IR1,IM | 4.3<br><b>ORX</b><br>ER2,ER1 | 4.3<br>ORX<br>IM,ER1 | | | | | | | | | 5 | 2.2<br><b>POP</b><br>R1 | 2.3<br><b>POP</b><br>IR1 | 2.3<br><b>AND</b><br>r1,r2 | 2.4<br><b>AND</b><br>r1,lr2 | 3.3<br><b>AND</b><br>R2,R1 | 3.4<br><b>AND</b><br>IR2,R1 | 3.3<br><b>AND</b><br>R1,IM | 3.4<br><b>AND</b><br>IR1,IM | 4.3<br>ANDX<br>ER2,ER1 | 4.3<br>ANDX<br>IM,ER1 | | | | | | 1.2<br><b>WDT</b> | | Hex) | 6 | 2.2<br><b>COM</b><br>R1 | 2.3<br><b>COM</b><br>IR1 | 2.3<br><b>TCM</b><br>r1,r2 | 2.4<br><b>TCM</b><br>r1,lr2 | 3.3<br><b>TCM</b><br>R2,R1 | 3.4<br><b>TCM</b><br>IR2,R1 | 3.3<br><b>TCM</b><br>R1,IM | 3.4<br>TCM<br>IR1,IM | 4.3<br>TCMX<br>ER2,ER1 | 4.3<br>TCMX<br>IM,ER1 | | | | | | STOP | | | 7 | 2.2<br><b>PUSH</b><br>R2 | PUSH<br>IR2 | 2.3<br><b>TM</b><br>r1,r2 | 2.4<br><b>TM</b><br>r1,lr2 | 3.3<br><b>TM</b><br>R2,R1 | 3.4<br><b>TM</b><br>IR2,R1 | 3.3<br><b>TM</b><br>R1,IM | 3.4<br><b>TM</b><br>IR1,IM | 4.3<br><b>TMX</b><br>ER2,ER1 | 4.3<br><b>TMX</b><br>IM,ER1 | | | | | | 1.2<br>HALT | | per Nib | 8 | 2.5<br>DECW<br>RR1 | 2.6<br>DECW<br>IRR1 | 2.5<br><b>LDE</b><br>r1,lrr2 | 2.9<br>LDEI<br>lr1,lrr2 | 3.2<br><b>LDX</b><br>r1,ER2 | 3.3<br><b>LDX</b><br>Ir1,ER2 | 3.4<br><b>LDX</b><br>IRR2,R1 | 3.5<br><b>LDX</b><br>IRR2,IR1 | 3.4<br><b>LDX</b><br>r1,rr2,X | 3.4<br><b>LDX</b><br>rr1,r2,X | | | | | | 1.2<br><b>DI</b> | | ್ತೆ | 9 | 2.2<br><b>RL</b><br>R1 | 2.3<br><b>RL</b><br>IR1 | 2.5<br><b>LDE</b><br>r2,lrr1 | 2.9<br>LDEI<br>lr2,lrr1 | 3.2<br><b>LDX</b><br>r2,ER1 | 3.3<br><b>LDX</b><br>Ir2,ER1 | 3.4<br><b>LDX</b><br>R2,IRR1 | 3.5<br><b>LDX</b><br>IR2,IRR1 | 3.3<br><b>LEA</b><br>r1,r2,X | 3.5<br><b>LEA</b><br>rr1,rr2,X | | | | | | 1.2<br><b>EI</b> | | | Α | 2.5<br>INCW<br>RR1 | 2.6<br>INCW | 2.3<br><b>CP</b><br>r1,r2 | 2.4<br><b>CP</b><br>r1,lr2 | 3.3<br><b>CP</b><br>R2,R1 | 3.4<br><b>CP</b><br>IR2,R1 | 3.3<br><b>CP</b><br>R1,IM | 3.4<br><b>CP</b><br>IR1,IM | 4.3<br>CPX<br>ER2,ER1 | 4.3<br>CPX<br>IM,ER1 | | | | | | 1.4<br>RET | | | В | 2.2<br><b>CLR</b><br>R1 | 2.3<br><b>CLR</b><br>IR1 | 2.3<br><b>XOR</b><br>r1,r2 | 2.4<br><b>XOR</b><br>r1,lr2 | 3.3<br><b>XOR</b><br>R2,R1 | 3.4<br><b>XOR</b><br>IR2,R1 | 3.3<br><b>XOR</b><br>R1,IM | 3.4<br><b>XOR</b><br>IR1,IM | 4.3<br><b>XORX</b><br>ER2,ER1 | XORX | | | | | | 1.5<br>IRET | | | С | 2.2<br><b>RRC</b><br>R1 | 2.3<br><b>RRC</b><br>IR1 | 2.5<br><b>LDC</b><br>r1,lrr2 | 2.9<br>LDCI<br>lr1,lrr2 | 2.3<br><b>JP</b><br>IRR1 | 2.9<br><b>LDC</b><br>lr1,lrr2 | , | 3.3 | 3.2<br>PUSHX<br>ER2 | | | | | | | 1.2<br><b>RCF</b> | | | D | 2.2<br><b>SRA</b><br>R1 | 2.3<br><b>SRA</b><br>IR1 | 2.5<br><b>LDC</b><br>r2,lrr1 | 2.9<br>LDCI<br>lr2,lrr1 | 2.6 | 2.2<br><b>BSWAP</b><br>R1 | 3.3<br>CALL<br>DA | 3.4<br><b>LD</b><br>r2,r1,X | 3.2<br><b>POPX</b><br>ER1 | | | | | | | 1.2<br><b>SCF</b> | | | Е | 2.2<br><b>RR</b><br>R1 | 2.3<br><b>RR</b><br>IR1 | 2.2<br><b>BIT</b><br>p,b,r1 | 2.3<br><b>LD</b><br>r1,lr2 | 3.2<br><b>LD</b><br>R2,R1 | 3.3<br><b>LD</b><br>IR2,R1 | 3.2<br><b>LD</b><br>R1,IM | 3.3<br><b>LD</b><br>IR1,IM | 4.2<br><b>LDX</b><br>ER2,ER1 | 4.2<br>LDX<br>IM,ER1 | | | | | | 1.2<br><b>CCF</b> | | ı | F | 2.2<br><b>SWAP</b><br>R1 | 2.3<br><b>SWAP</b><br>IR1 | 2.6<br>TRAP<br>Vector | 2.3<br><b>LD</b><br>lr1,r2 | 2.8<br>MULT<br>RR1 | 3.3<br><b>LD</b><br>R2,IR1 | 3.3<br><b>BTJ</b><br>p,b,r1,X | 3.4<br>BTJ | | | <b>V</b> | ▼ | lacksquare | <b>V</b> | lacksquare | | Figure 101. First Opcode Map PS017610-0404 Opcode Maps 217 # **Problem Description or Suggestion** | Provide a complete description of the problem or your suggestion. If you are reporting a specific problem, include all steps leading up to the occurrence of the problem. Attach additional pages as necessary. | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |