



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                |
| Number of I/O              | 60                                                        |
| Program Memory Size        | 64KB (64K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 4K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                 |
| Data Converters            | A/D 12x10b                                                |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 80-BQFP                                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f6403ft020ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Braces

The curly braces, { }, indicate a single register or bus created by concatenating some combination of smaller registers, buses, or individual bits.

• Example: the 12-bit register address {0H, RP[7:4], R1[3:0]} is composed of a 4-bit hexadecimal value (0H) and two 4-bit register values taken from the Register Pointer (RP) and Working Register R1. 0H is the most significant nibble (4-bit value) of the 12-bit register, and R1[3:0] is the least significant nibble of the 12-bit register.

#### Parentheses

The parentheses, ( ), indicate an indirect register address lookup.

• Example: (R1) is the memory location referenced by the address contained in the Working Register R1.

#### **Parentheses/Bracket Combinations**

The parentheses, (), indicate an indirect register address lookup and the square brackets, [], indicate a register or bus.

• *Example:* assume PC[15:0] contains the value 1234h. (PC[15:0]) then refers to the contents of the memory location at address 1234h.

#### Use of the Words Set, Reset and Clear

The word *set* implies that a register bit or a condition contains a logical 1. The words re*set* or *clear* imply that a register bit or a condition contains a logical 0. When either of these terms is followed by a number, the word *logical* may not be included; however, it is implied.

#### Notation for Bits and Similar Registers

A field of bits within a register is designated as: Register[*n*:*n*].

• Example: ADDR[15:0] refers to bits 15 through bit 0 of the Address.

#### Use of the Terms LSB, MSB, Isb, and msb

In this document, the terms *LSB* and *MSB*, when appearing in upper case, mean *least significant byte* and *most significant byte*, respectively. The lowercase forms, *lsb* and *msb*, mean *least significant bit* and *most significant bit*, respectively.

#### **Use of Initial Uppercase Letters**

Initial uppercase letters designate settings, modes, and conditions in general text.

- Example 1: Stop mode.
- Example 2: The receiver forces the SCL line to Low.
- The Master can generate a Stop condition to abort the transfer.





Figure 57. Z8Fxx01 in 44-Pin Plastic Leaded Chip Carrier (PLCC)



## **Signal Descriptions**

Table 2 describes the Z8F640x family signals. Refer to the section **Pin Configurations on page 7** to determine the signals available for the specific package styles.

| Signal Mnemonic             | I/O     | Description                                                                                                                                                                                                                                                                   |
|-----------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General-Purpose I/O         | Ports A | н                                                                                                                                                                                                                                                                             |
| PA[7:0]                     | I/O     | Port A[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PB[7:0]                     | I/O     | Port B[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PC[7:0]                     | I/O     | Port C[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PD[7:0]                     | I/O     | Port D[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PE[7:0]                     | I/O     | Port E[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PF[7:0]                     | I/O     | Port F[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PG[7:0]                     | I/O     | Port G[7:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| PH[3:0]                     | I/O     | Port H[3:0]. These pins are used for general-purpose I/O.                                                                                                                                                                                                                     |
| I <sup>2</sup> C Controller |         |                                                                                                                                                                                                                                                                               |
| SCL                         | 0       | Serial Clock. This is the output clock for the $I^2C$ . This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SCL function, this pin is open-drain.                                     |
| SDA                         | I/O     | Serial Data. This open-drain pin is used to transfer data between the $I^2C$ and a slave. This pin is multiplexed with a general-purpose I/O pin. When the general-purpose I/O pin is configured for alternate function to enable the SDA function, this pin is open-drain.   |
| SPI Controller              |         |                                                                                                                                                                                                                                                                               |
| SS                          | I/O     | Slave Select. This signal can be an output or an input. If the Z8 Encore! is the SPI master, this pin may be configured as the Slave Select output. If the Z8 Encore! is the SPI slave, this pin is the input slave select. It is multiplexed with a general-purpose I/O pin. |
| SCK                         | I/O     | SPI Serial Clock. The SPI master supplies this pin. If the Z8 Encore! is the SPI master, this pin is an output. If the Z8 Encore! is the SPI slave, this pin is an input. It is multiplexed with a general-purpose I/O pin.                                                   |
| MOSI                        | I/O     | Master Out Slave In. This signal is the data output from the SPI master device and the data input to the SPI slave device. It is multiplexed with a general-purpose I/O pin.                                                                                                  |
| MISO                        | I/O     | Master In Slave Out. This pin is the data input to the SPI master device and the data output from the SPI slave device. It is multiplexed with a general-purpose I/O pin.                                                                                                     |

Table 2. Signal Descriptions



| Signal Mnemonic | I/O | Description                                          |
|-----------------|-----|------------------------------------------------------|
| Reset           |     |                                                      |
| RESET           | Ι   | RESET. Generates a Reset when asserted (driven Low). |
| Power Supply    |     |                                                      |
| VDD             | Ι   | Power Supply.                                        |
| AVDD            | Ι   | Analog Power Supply.                                 |
| VSS             | Ι   | Ground.                                              |
| AVSS            | Ι   | Analog Ground.                                       |

#### Table 2. Signal Descriptions (Continued)

## **Pin Characteristics**

Table 3 provides detailed information on the characteristics for each pin available on the Z8F640x family products. Data in Table 3 is sorted alphabetically by the pin symbol mnemonic.

Table 3. Pin Characteristics of the Z8F640x family

| Symbol<br>Mnemonic                                                                                         | Direction | Reset<br>Direction | Active Low<br>or<br>Active High | Tri-State<br>Output | Internal<br>Pull-up or<br>Pull-down | Schmitt<br>Trigger<br>Input | Open Drain<br>Output |  |
|------------------------------------------------------------------------------------------------------------|-----------|--------------------|---------------------------------|---------------------|-------------------------------------|-----------------------------|----------------------|--|
| AVSS                                                                                                       | N/A       | N/A                | N/A                             | N/A                 | No                                  | No                          | N/A                  |  |
| AVDD                                                                                                       | N/A       | N/A                | N/A                             | N/A                 | No                                  | No                          | N/A                  |  |
| DBG                                                                                                        | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes                  |  |
| VSS                                                                                                        | N/A       | N/A                | N/A                             | N/A                 | No                                  | No                          | N/A                  |  |
| PA[7:0]                                                                                                    | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes,<br>Programmable |  |
| PB[7:0]                                                                                                    | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes,<br>Programmable |  |
| PC[7:0]                                                                                                    | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes,<br>Programmable |  |
| PD[7:0]                                                                                                    | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes,<br>Programmable |  |
| PE7:0]                                                                                                     | I/O       | Ι                  | N/A                             | Yes                 | No                                  | Yes                         | Yes,<br>Programmable |  |
| x represents integer 0, 1, to indicate multiple pins with symbol mnemonics that differ only by the integer |           |                    |                                 |                     |                                     |                             |                      |  |



| Address (Hex) | Register Description  | Mnemonic | Reset (Hex) | Page # |
|---------------|-----------------------|----------|-------------|--------|
| FCE           | Interrupt Port Select | IRQPS    | 00          | 55     |
| FCF           | Interrupt Control     | IRQCTL   | 00          | 56     |
| GPIO Port A   |                       |          |             |        |
| FD0           | Port A Address        | PAADDR   | 00          | 37     |
| FD1           | Port A Control        | PACTL    | 00          | 38     |
| FD2           | Port A Input Data     | PAIN     | XX          | 42     |
| FD3           | Port A Output Data    | PAOUT    | 00          | 43     |
| GPIO Port B   |                       |          |             |        |
| FD4           | Port B Address        | PBADDR   | 00          | 37     |
| FD5           | Port B Control        | PBCTL    | 00          | 38     |
| FD6           | Port B Input Data     | PBIN     | XX          | 42     |
| FD7           | Port B Output Data    | PBOUT    | 00          | 43     |
| GPIO Port C   | *                     |          |             |        |
| FD8           | Port C Address        | PCADDR   | 00          | 37     |
| FD9           | Port C Control        | PCCTL    | 00          | 38     |
| FDA           | Port C Input Data     | PCIN     | XX          | 42     |
| FDB           | Port C Output Data    | PCOUT    | 00          | 43     |
| GPIO Port D   | *                     |          |             |        |
| FDC           | Port D Address        | PDADDR   | 00          | 37     |
| FDD           | Port D Control        | PDCTL    | 00          | 38     |
| FDE           | Port D Input Data     | PDIN     | XX          | 42     |
| FDF           | Port D Output Data    | PDOUT    | 00          | 43     |
| GPIO Port E   |                       |          |             |        |
| FE0           | Port E Address        | PEADDR   | 00          | 37     |
| FE1           | Port E Control        | PECTL    | 00          | 38     |
| FE2           | Port E Input Data     | PEIN     | XX          | 42     |
| FE3           | Port E Output Data    | PEOUT    | 00          | 43     |
| GPIO Port F   |                       |          |             |        |
| FE4           | Port F Address        | PFADDR   | 00          | 37     |
| FE5           | Port F Control        | PFCTL    | 00          | 38     |
| FE6           | Port F Input Data     | PFIN     | XX          | 42     |
| FE7           | Port F Output Data    | PFOUT    | 00          | 43     |
| GPIO Port G   |                       |          |             |        |
| FE8           | Port G Address        | PGADDR   | 00          | 37     |
| FE9           | Port G Control        | PGCTL    | 00          | 38     |
| FEA           | Port G Input Data     | PGIN     | XX          | 42     |
| FEB           | Port G Output Data    | PGOUT    | 00          | 43     |
| GPIO Port H   |                       |          |             |        |
| FEC           | Port H Address        | PHADDR   | 00          | 37     |
| XX-Undefined  |                       |          |             |        |

## Table 6. Register File Address Map (Continued)



threshold voltage,  $V_{VBO}$ ) and forces the device into the Reset state. While the supply voltage remains below the Power-On Reset voltage threshold ( $V_{POR}$ ), the VBO block holds the Z8F640x family device in the Reset state.

After the supply voltage again exceeds the Power-On Reset voltage threshold, the Z8F640x family device progresses through a full System Reset sequence, as described in the Power-On Reset section. Following Power-On Reset, the POR status bit in the Watch-Dog Timer Control (WDTCTL) register is set to 1. Figure 63 illustrates Voltage Brown-Out operation. Refer to the **Electrical Characteristics** chapter for the VBO and POR threshold voltages ( $V_{VBO}$  and  $V_{POR}$ ).

Stop mode disables the Voltage Brown-Out detector.



Figure 63. Voltage Brown-Out Reset Operation (not to scale)

### Watch-Dog Timer Reset

If the device is in normal or Halt mode, the Watch-Dog Timer can initiate a System Reset at time-out if the WDT\_RES Option Bit is set to 1. This is the default (unprogrammed) setting of the WDT\_RES Option Bit. The WDT status bit in the WDT Control register is set to signify that the reset was initiated by the Watch-Dog Timer.



AF[7:0]—Port Alternate Function enabled

0 = The port pin is in normal mode and the DDx bit in the Port A-H Data Direction subregister determines the direction of the pin.

1 = The alternate function is selected. Port pin operation is controlled by the alternate function.

#### Port A-H Output Control Sub-Registers

The Port A-H Output Control sub-register (Table 17) is accessed through the Port A-H Control register by writing 03H to the Port A-H Address register. Setting the bits in the Port A-H Output Control sub-registers to 1 configures the specified port pins for opendrain operation. These sub-registers affect the pins directly and, as a result, alternate functions are also affected.

| Table 17. Port A-H | Output | Control | Sub-Registers |
|--------------------|--------|---------|---------------|
|--------------------|--------|---------|---------------|

| BITS  | 7    | 6                                                                             | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|-------------------------------------------------------------------------------|------|------|------|------|------|------|
| FIELD | POC7 | POC6                                                                          | POC5 | POC4 | POC3 | POC2 | POC1 | POC0 |
| RESET | 0    | 0                                                                             | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W  | R/W                                                                           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  |      | If 03H in Port A-H Address Register, accessible via Port A-H Control Register |      |      |      |      |      |      |

#### POC[7:0]—Port Output Control

These bits function independently of the alternate function bit and disables the drains if set to 1.

0 = The drains are enabled for any output mode.

1 = The drain of the associated pin is disabled (open-drain mode).



- Configure the timer for Gated mode.
- Set the prescale value.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This only affects the first pass in Gated mode. After the first timer reset in Gated mode, counting always begins at the reset value of 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If desired, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. Write to the Timer Control register to enable the timer.
- 7. Assert the Timer Input signal to initiate the counting.

#### Capture/Compare Mode

In Capture/Compare mode, the timer begins counting on the *first* external Timer Input transition. The desired transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control Register. The timer input is the system clock.

Every subsequent desired transition (after the first) of the Timer Input signal captures the current count value. The Capture value is written to the Timer PWM High and Low Byte Registers. When the Capture event occurs, an interrupt is generated, the count value in the Timer High and Low Byte registers is reset to 0001H, and counting resumes.

If no Capture event occurs, the timer counts up to the 16-bit Compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the Compare value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

The steps for configuring a timer for Capture/Compare mode and initiating the count are as follows:

- 1. Write to the Timer Control register to:
  - Disable the timer
  - Configure the timer for Capture/Compare mode.
  - Set the prescale value.
  - Set the Capture edge (rising or falling) for the Timer Input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the Compare value.
- 4. If desired, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.



set to 2-byte transfers, the temporary holding register for the Timer Reload High Byte is not bypassed.

BITS 7 6 5 4 3 2 1 0 TRH FIELD 1 1 1 1 1 1 1 1 RESET R/W R/W R/W R/W R/W R/W R/W R/W R/W F02H, F0AH, F12H, F1AH ADDR

## Table 40. Timer 0-3 Reload High Byte Register (TxRH)

## Table 41. Timer 0-3 Reload Low Byte Register (TxRL)

| BITS  | 7   | 6                      | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----|------------------------|-----|-----|-----|-----|-----|-----|
| FIELD | TRL |                        |     |     |     |     |     |     |
| RESET | 1   | 1                      | 1   | 1   | 1   | 1   | 1   | 1   |
| R/W   | R/W | R/W                    | R/W | R/W | R/W | R/W | R/W | R/W |
| ADDR  |     | F03H, F0BH, F13H, F1BH |     |     |     |     |     |     |

TRH and TRL-Timer Reload Register High and Low

These two bytes form the 16-bit Reload value, {TRH[7:0], TRL[7:0]}. This value is used to set the maximum count value which initiates a timer reload to 0001H. In Compare mode, these two byte form the 16-bit Compare value.



mode. Refer to the **Reset and Stop Mode Recovery** chapter for more information on STOP Mode Recovery.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watch-Dog Timer interrupt vector and executing code from the vector address.

#### WDT Reset in Normal Operation

If configured to generate a Reset when a time-out occurs, the Watch-Dog Timer forces the Z8F640x family device into the Short Reset state. The WDT status bit in the Watch-Dog Timer Control register is set to 1. Refer to the **Reset and Stop Mode Recovery** chapter for more information on Short Reset.

#### WDT Reset in Stop Mode

If configured to generate a Reset when a time-out occurs and the Z8F640x family device is in STOP mode, the Watch-Dog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Watch-Dog Timer Control register are set to 1 following WDT time-out in STOP mode. Refer to the **Reset and Stop Mode Recovery** chapter for more information.

#### Watch-Dog Timer Reload Unlock Sequence

Writing the unlock sequence to the Watch-Dog Timer Control register (WDTCTL) unlocks the three Watch-Dog Timer Reload Byte registers (WDTU, WDTH, and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL register address produce no effect on the bits in the WDTCTL register. The locking mechanism prevents spurious writes to the Reload registers. The follow sequence is required to unlock the Watch-Dog Timer Reload Byte registers (WDTU, WDTH, and WDTL) for write access.

- 1. Write 55H to the Watch-Dog Timer Control register (WDTCTL)
- 2. Write AAH to the Watch-Dog Timer Control register (WDTCTL)
- 3. Write the Watch-Dog Timer Reload Upper Byte register (WDTU)
- 4. Write the Watch-Dog Timer Reload High Byte register (WDTH)
- 5. Write the Watch-Dog Timer Reload Low Byte register (WDTL)

All three Watch-Dog Timer Reload registers must be written in the order just listed. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur, unless the sequence is restarted. The value in the Watch-Dog Timer Reload registers is loaded into the counter when the Watch-Dog Timer is first enabled and every time a WDT instruction is executed.



received a byte of data. When active, this bit causes the  $I^2C$  Controller to generate an interrupt. This bit is cleared by reading the  $I^2C$  Data register.

#### ACK—Acknowledge

This bit indicates the status of the Acknowledge for the last byte transmitted or received. When set, this bit indicates that an Acknowledge was received for the last byte transmitted or received.

#### 10B-10-Bit Address

This bit indicates whether a 10- or 7-bit address is being transmitted. After the START bit is set, if the five most-significant bits of the address are 11110B, this bit is set. When set, it is reset once the first byte of the address has been sent.

#### RD—Read

This bit indicates the direction of transfer of the data. It is active high during a read. The status of this bit is determined by the least-significant bit of the  $I^2C$  Shift register after the START bit is set.

TAS—Transmit Address State

This bit is active high while the address is being shifted out of the I<sup>2</sup>C Shift register.

DSS—Data Shift State

This bit is active high while data is being transmitted to or from the I<sup>2</sup>C Shift register.

#### NCKI-NACK Interrupt

This bit is set high when a Not Acknowledge condition is received or sent and neither the START nor the STOP bit is active. When set, this bit generates an interrupt that can only be cleared by setting the START or STOP bit, allowing the user to specify whether he wants to perform a STOP or a repeated START.

## I<sup>2</sup>C Control Register

The I<sup>2</sup>C Control register enables the I<sup>2</sup>C operation.

| BITS  | 7    | 6     | 5    | 4    | 3   | 2   | 1     | 0      |
|-------|------|-------|------|------|-----|-----|-------|--------|
| FIELD | IEN  | START | STOP | BIRQ | TXI | NAK | FLUSH | FILTEN |
| RESET | 0    | 0     | 0    | 0    | 0   | 0   | 0     | 0      |
| R/W   | R/W  | R/W   | R/W  | R/W  | R/W | R/W | R/W   | R/W    |
| ADDR  | F52H |       |      |      |     |     |       |        |

Table 68. I<sup>2</sup>C Control Register (I2CCTL)

IEN-I<sup>2</sup>C Enable

This bit enables the I<sup>2</sup>C transmitter and receiver.



## Flash Operation Timing Using the Flash Frequency Registers

Before performing either a program or erase operation on the Flash memory, the user must first configure the Flash Frequency High and Low Byte registers. The Flash Frequency registers allow programming and erasure of the Flash with system clock frequencies ranging from 32KHz (32768Hz) through 20MHz.

The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in kHz). This value is calculated using the following equation:.

FFREQ[15:0] = System Clock Frequency (Hz) 1000

**Caution:** Flash programming and erasure are not supported for system clock frequencies below 32KHz (32768Hz) or above 20MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to insure proper operation of the Z8F640x family device.

### Flash Code Protection Against External Access

The user code contained within the Z8F640x family device's Flash memory can be protected against external access via the On-Chip Debugger. Programming the RP Option Bit prevents reading of the user code through the On-Chip Debugger. Refer to the **Option Bits** chapter and the **On-Chip Debugger** chapter for more information.

### Flash Code Protection Against Accidental Program and Erasure

The Z8F640x family device provides several levels of protection against accidental program and erasure of the Flash memory contents. This protection is provided by a combination of the Option bits and the locking mechanism of the Flash Controller.



## Flash Page Select Register

The Flash Page Select register is used to select one of the 128 available Flash memory pages to be erased in a Page Erase operation. Each Flash Page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory having addresses with the most significant 7-bits given by FPS [6:0] are erased (all bytes written to FFH).

Table 87. Flash Page Select Register (FPS)

| BITS  | 7        | 6   | 5    | 4   | 3   | 2   | 1   | 0   |
|-------|----------|-----|------|-----|-----|-----|-----|-----|
| FIELD | Reserved |     | PAGE |     |     |     |     |     |
| RESET | 0        | 0   | 0    | 0   | 0   | 0   | 0   | 0   |
| R/W   | R/W      | R/W | R/W  | R/W | R/W | R/W | R/W | R/W |
| ADDR  |          |     |      | FF  | 9H  |     |     |     |

Reserved This bit is reserved and must be 0.

PAGE—Page Select

This 7-bit field identifies the Flash memory page for Page Erase operation. Program Memory Address[15:9] = PAGE[6:0]



# **On-Chip Debugger**

## **Overview**

The Z8F640x family devices have an integrated On-Chip Debugger (OCD) that provides advanced debugging features including:

- Reading and writing of the Register File
- Reading and writing of Program and Data Memory
- Setting of Breakpoints and Watchpoints
- Execution of eZ8 CPU instructions.

## Architecture

The On-Chip Debugger consists of four primary functional blocks: transmitter, receiver, auto-baud generator, and debug controller. Figure 86 illustrates the architecture of the On-Chip Debugger



Figure 86. On-Chip Debugger Block Diagram



## **On-Chip Oscillator**

The Z8F640x family devices feature an on-chip oscillator for use with an external 1-20MHz crystal. This oscillator generates the primary system clock for the internal eZ8 CPU and the majority of the on-chip peripherals. Alternatively, the X<sub>IN</sub> input pin can also accept a CMOS-level clock input signal (32kHz-20MHz). If an external clock generator is used, the X<sub>OUT</sub> pin must be left unconnected. The Z8F640x family device does *not* contain in internal clock divider. The frequency of the signal on the X<sub>IN</sub> input pin determines the frequency of the system clock. The Z8F640x family device on-chip oscillator does not support external RC networks or ceramic resonators.

## 20MHz Crystal Oscillator Operation

Figure 90 illustrates a recommended configuration for connection with an external 20MHz, fundamental-mode, parallel-resonant crystal. Recommended crystal specifications are provided in Table 99. Resistor R<sub>1</sub> limits total power dissipation by the crystal. Printed circuit board layout should add no more than 4pF of stray capacitance to either the X<sub>IN</sub> or X<sub>OUT</sub> pins. If oscillation does not occur, reduce the values of capacitors C<sub>1</sub> and C<sub>2</sub> to decrease loading.



| Notation | Description                    | Operand                                                   | Range                                                                                                                     |
|----------|--------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| b        | Bit                            | b                                                         | b represents a value from 0 to 7 (000B to 111B).                                                                          |
| сс       | Condition Code                 | _                                                         | See Condition Codes overview in the eZ8 CPU User Manual.                                                                  |
| DA       | Direct Address                 | Addrs                                                     | Addrs. represents a number in the range of 0000H to FFFFH                                                                 |
| ER       | Extended Addressing Register   | Reg Reg. represents a number in the range of 000H<br>FFFH |                                                                                                                           |
| IM       | Immediate Data                 | #Data                                                     | Data is a number between 00H to FFH                                                                                       |
| Ir       | Indirect Working Register      | @Rn                                                       | n = 0 - 15                                                                                                                |
| IR       | Indirect Register              | @Reg                                                      | Reg. represents a number in the range of 00H to FFH                                                                       |
| Irr      | Indirect Working Register Pair | @RRp                                                      | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                          |
| IRR      | Indirect Register Pair         | @Reg                                                      | Reg. represents an even number in the range 00H to FEH                                                                    |
| р        | Polarity                       | р                                                         | Polarity is a single bit binary value of either 0B or 1B.                                                                 |
| r        | Working Register               | Rn                                                        | n = 0 - 15                                                                                                                |
| R        | Register                       | Reg                                                       | Reg. represents a number in the range of 00H to FFH                                                                       |
| RA       | Relative Address               | Х                                                         | X represents an index in the range of $+127$ to $-128$ which is an offset relative to the address of the next instruction |
| rr       | Working Register Pair          | RRp                                                       | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                          |
| RR       | Register Pair                  | Reg                                                       | Reg. represents an even number in the range of 00H to FEH                                                                 |
| Vector   | Vector Address                 | Vector                                                    | Vector represents a number in the range of 00H to FFH                                                                     |
| X        | Indexed                        | #Index                                                    | The register or register pair to be indexed is offset by<br>the signed Index value (#Index) in a +127 to -128<br>range.   |

#### Table 115. Notational Shorthand

Table 116 contains additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections.



| Table 110. AT thinker mist actions (Continued | Table 118. | Arithmetic | Instructions | (Continued) |
|-----------------------------------------------|------------|------------|--------------|-------------|
|-----------------------------------------------|------------|------------|--------------|-------------|

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

**Table 119. Bit Manipulation Instructions** 

| Mnemonic | Operands    | Instruction                                          |
|----------|-------------|------------------------------------------------------|
| BCLR     | bit, dst    | Bit Clear                                            |
| BIT      | p, bit, dst | Bit Set or Clear                                     |
| BSET     | bit, dst    | Bit Set                                              |
| BSWAP    | dst         | Bit Swap                                             |
| CCF      | _           | Complement Carry Flag                                |
| RCF      | _           | Reset Carry Flag                                     |
| SCF      | _           | Set Carry Flag                                       |
| TCM      | dst, src    | Test Complement Under Mask                           |
| TCMX     | dst, src    | Test Complement Under Mask using Extended Addressing |
| ТМ       | dst, src    | Test Under Mask                                      |
| TMX      | dst, src    | Test Under Mask using Extended Addressing            |

**Table 120. Block Transfer Instructions** 

| Mnemonic | Operands | Instruction                                                            |
|----------|----------|------------------------------------------------------------------------|
| LDCI     | dst, src | Load Constant to/from Program Memory and Auto-Increment Addresses      |
| LDEI     | dst, src | Load External Data to/from Data Memory and Auto-Increment<br>Addresses |



| Mnemonic | Operands | Instruction             |
|----------|----------|-------------------------|
| CCF      | —        | Complement Carry Flag   |
| DI       | _        | Disable Interrupts      |
| EI       | _        | Enable Interrupts       |
| HALT     |          | Halt Mode               |
| NOP      | _        | No Operation            |
| RCF      | _        | Reset Carry Flag        |
| SCF      |          | Set Carry Flag          |
| SRP      | src      | Set Register Pointer    |
| STOP     | _        | Stop Mode               |
| WDT      | _        | Watch-Dog Timer Refresh |

#### **Table 121. CPU Control Instructions**

#### Table 122. Load Instructions

| Mnemonic | Operands    | Instruction                                                            |
|----------|-------------|------------------------------------------------------------------------|
| CLR      | dst         | Clear                                                                  |
| LD       | dst, src    | Load                                                                   |
| LDC      | dst, src    | Load Constant to/from Program Memory                                   |
| LDCI     | dst, src    | Load Constant to/from Program Memory and Auto-Increment<br>Addresses   |
| LDE      | dst, src    | Load External Data to/from Data Memory                                 |
| LDEI     | dst, src    | Load External Data to/from Data Memory and Auto-Increment<br>Addresses |
| LDX      | dst, src    | Load using Extended Addressing                                         |
| LEA      | dst, X(src) | Load Effective Address                                                 |
| POP      | dst         | Pop                                                                    |
| POPX     | dst         | Pop using Extended Addressing                                          |
| PUSH     | src         | Push                                                                   |
| PUSHX    | src         | Push using Extended Addressing                                         |



| Assembly        |                                                                          | Address Mode |          | <b>Oncode</b> (s) |   | Flags<br>Fetch In |            |               |   |   | Instr  |        |
|-----------------|--------------------------------------------------------------------------|--------------|----------|-------------------|---|-------------------|------------|---------------|---|---|--------|--------|
| Mnemonic        | Symbolic Operation                                                       | dst          | src      | (Hex)             | С | Z                 | S          | V             | D | Н | Cycles | Cycles |
| POP dst         | $dst \leftarrow @SP$                                                     | R            |          | 50                | - | -                 | -          | -             | - | - | 2      | 2      |
|                 | $SP \leftarrow SP + 1$                                                   | IR           |          | 51                | - |                   |            |               |   |   | 2      | 3      |
| POPX dst        | $dst \leftarrow @SP \\ SP \leftarrow SP + 1$                             | ER           |          | D8                | - | -                 | -          | -             | - | - | 3      | 2      |
| PUSH src        | $SP \leftarrow SP - 1$                                                   | R            |          | 70                | - | -                 | -          | -             | - | - | 2      | 2      |
|                 | $@SP \leftarrow src$                                                     | IR           |          | 71                | - |                   |            |               |   |   | 2      | 3      |
| PUSHX src       | $SP \leftarrow SP - 1$<br>@SP \leftarrow src                             | ER           |          | C8                | - | -                 | -          | -             | - | - | 3      | 2      |
| RCF             | C ← 0                                                                    |              |          | CF                | 0 | -                 | -          | -             | - | - | 1      | 2      |
| RET             | $\begin{array}{l} PC \leftarrow @SP \\ SP \leftarrow SP + 2 \end{array}$ |              |          | AF                | - | -                 | -          | -             | - | - | 1      | 4      |
| RL dst          |                                                                          | R            |          | 90                | * | *                 | *          | *             | - | - | 2      | 2      |
|                 | C                                                                        | IR           |          | 91                | - |                   |            |               |   |   | 2      | 3      |
| RLC dst         |                                                                          | R            |          | 10                | * | *                 | *          | *             | - | - | 2      | 2      |
|                 | C - D7 D6 D5 D4 D3 D2 D1 D0 - dst                                        | IR           |          | 11                | - |                   |            |               |   |   | 2      | 3      |
| RR dst          |                                                                          | R            |          | E0                | * | *                 | *          | *             | - | - | 2      | 2      |
|                 | ► D7D6D5D4D3D2D1D0 ► C<br>dst                                            | IR           |          | E1                | _ |                   |            |               |   |   | 2      | 3      |
| RRC dst         |                                                                          | R            |          | C0                | * | *                 | *          | *             | - | - | 2      | 2      |
|                 | ► D7 D6 D5 D4 D3 D2 D1 D0 ► C<br>dst                                     | IR           |          | C1                | - |                   |            |               |   |   | 2      | 3      |
| Flags Notation: | * = Value is a function of<br>- = Unaffected<br>X = Undefined            | the resul    | t of the | operation.        |   | 0 =<br>1 =        | Res<br>Set | et to<br>to 1 | 0 |   |        |        |

## Table 126. eZ8 CPU Instruction Summary (Continued)



## **Ordering Information**

| Part                                                          | Flash<br>KB (Bytes) | RAM<br>KB (Bytes) | Max. Speed<br>(MHz) | Temp<br>( <sup>0</sup> C) | Voltage<br>(V) | Package | Part Number    |  |  |  |
|---------------------------------------------------------------|---------------------|-------------------|---------------------|---------------------------|----------------|---------|----------------|--|--|--|
| Z8 Encore! <sup>®</sup> with 16KB Flash, Standard Temperature |                     |                   |                     |                           |                |         |                |  |  |  |
| Z8 Encore!®                                                   | 16 (16,384)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PDIP-40 | Z8F1601PM020SC |  |  |  |
| Z8 Encore!®                                                   | 16 (16,384)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-44 | Z8F1601AN020SC |  |  |  |
| Z8 Encore!®                                                   | 16 (16,384)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-44 | Z8F1601VN020SC |  |  |  |
| Z8 Encore!®                                                   | 16 (16,384)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-64 | Z8F1602AR020SC |  |  |  |
| Z8 Encore!®                                                   | 16 (16,384)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-68 | Z8F1602VS020SC |  |  |  |
| Z8 Encore!®                                                   | with 24KB           | Flash, Stand      | lard Tempera        | ture                      |                |         |                |  |  |  |
| Z8 Encore!®                                                   | 24 (24,576)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PDIP-40 | Z8F2401PM020SC |  |  |  |
| Z8 Encore!®                                                   | 24 (24,576)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-44 | Z8F2401AN020SC |  |  |  |
| Z8 Encore!®                                                   | 24 (24,576)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-44 | Z8F2401VN020SC |  |  |  |
| Z8 Encore!®                                                   | 24 (24,576)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-64 | Z8F2402AR020SC |  |  |  |
| Z8 Encore!®                                                   | 24 (24,576)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-68 | Z8F2402VS020SC |  |  |  |
| Z8 Encore!®                                                   | with 32KB           | Flash, Stand      | lard Tempera        | ture                      |                |         |                |  |  |  |
| Z8 Encore!®                                                   | 32 (32,768)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PDIP-40 | Z8F3201PM020SC |  |  |  |
| Z8 Encore!®                                                   | 32 (32,768)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-44 | Z8F3201AN020SC |  |  |  |
| Z8 Encore!®                                                   | 32 (32,768)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-44 | Z8F3201VN020SC |  |  |  |
| Z8 Encore!®                                                   | 32 (32,768)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-64 | Z8F3202AR020SC |  |  |  |
| Z8 Encore!®                                                   | 32 (32,768)         | 2 (2048)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-68 | Z8F3202VS020SC |  |  |  |
| Z8 Encore!®with 48KB Flash, Standard Temperature              |                     |                   |                     |                           |                |         |                |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PDIP-40 | Z8F4801PM020SC |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-44 | Z8F4801AN020SC |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-44 | Z8F4801VN020SC |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | LQFP-64 | Z8F4802AR020SC |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | PLCC-68 | Z8F4802VS020SC |  |  |  |
| Z8 Encore!®                                                   | 48 (49,152)         | 4 (4096)          | 20                  | 0 to +70                  | 3.0 - 3.6      | QFP-80  | Z8F4803FT020SC |  |  |  |

#### Table 128. Ordering Information