Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 20 MIPS | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 30 | | Program Memory Size | 24KB (8K x 24) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | A/D 13x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f3014-20e-p | ### Pin Diagrams (Continued) TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin<br>Type | Buffer<br>Type | Description | |--------------------------------|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | RA11 | I/O | ST | PORTA is a bidirectional I/O port. | | RB0-RB12 | I/O | ST | PORTB is a bidirectional I/O port. | | RC13-RC15 | I/O | ST | PORTC is a bidirectional I/O port. | | RD0-RD3,<br>RD8, RD9 | I/O | ST | PORTD is a bidirectional I/O port. | | RF0-RF5 | I/O | ST | PORTF is a bidirectional I/O port. | | SCK1<br>SDI1<br>SDO1<br>SS1 | I/O<br>I<br>O<br>I | ST<br>ST<br>—<br>ST | Synchronous serial clock input/output for SPI1. SPI1 data in. SPI1 data out. SPI1 slave synchronization. | | SCL<br>SDA | I/O<br>I/O | ST<br>ST | Synchronous serial clock input/output for I <sup>2</sup> C <sup>™</sup> . Synchronous serial data input/output for I <sup>2</sup> C. | | SOSCO<br>SOSCI | O<br>I | <br>ST/CMOS | 32 kHz low-power oscillator crystal output. 32 kHz low-power oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | T1CK<br>T2CK | l<br>I | ST<br>ST | Timer1 external clock input. Timer2 external clock input. | | U1RX<br>U1TX<br>U1ARX<br>U1ATX | | ST<br>—<br>ST<br>— | UART1 receive. UART1 transmit. UART1 alternate receive. UART1 alternate transmit. | | VDD | Р | _ | Positive supply for logic and I/O pins. | | Vss | Р | _ | Ground reference for logic and I/O pins. | | VREF+ | I | Analog | Analog voltage reference (high) input. | | VREF- | I | Analog | Analog voltage reference (low) input. | Legend:CMOS = CMOS compatible input or outputAnalog = Analog inputST = Schmitt Trigger input with CMOS levelsO = OutputI = InputP = Power NOTES: # 3.1.1 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS This architecture fetches 24-bit wide program memory. Consequently, instructions are always aligned. However, as the architecture is modified Harvard, data can also be present in program space. There are two methods by which program space can be accessed: via special table instructions, or through the remapping of a 16K word program space page into the upper half of data space (see Section 3.1.2 "Data Access from Program Memory Using Program Space Visibility"). The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lsw of any address within program space, without going through data space. The TBLRDH and TBLWTH instructions are the only method whereby the upper 8 bits of a program space word can be accessed as data. The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to data space addresses. Program memory can thus be regarded as two 16-bit word-wide address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space which contains the least significant data word, and TBLRDH and TBLWTH access the space which contains the MS Data Byte. Figure 3-3 shows how the EA is created for table operations and data space accesses (PSV = 1). Here, P<23:0> refers to a program space word, whereas D<15:0> refers to a data space word. A set of table instructions are provided to move byte or word-sized data to and from program space. (See Figure 3-4 and Figure 3-5.) - TBLRDL: Table Read Low Word: Read the lsw of the program address; P<15:0> maps to D<15:0>. - Byte: Read one of the LSBs of the program address: - P<7:0> maps to the destination byte when byte select = 0: - P<15:8> maps to the destination byte when byte select = 1. - 2. TBLWTL: Table Write Low (refer to **Section 5.0** "**Flash Program Memory**" for details on Flash programming) - 3. TBLRDH: Table Read High - *Word:* Read the most significant word (msw) of the program address; P<23:16> maps to D<7:0>; D<15:8> will always be = 0. - Byte: Read one of the MSBs of the program address; - P<23:16> maps to the destination byte when byte select = 0: - The destination byte will always be = 0 when byte select = 1. - TBLWTH: Table Write High (refer to Section 5.0 "Flash Program Memory" for details on Flash Programming) FIGURE 3-8: DATA SPACE FOR MCU AND DSP (MAC CLASS) INSTRUCTIONS EXAMPLE NOTES: #### 6.0 DATA EEPROM MEMORY Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157). The data EEPROM memory is readable and writable during normal operation over the entire VDD range. The data EEPROM memory is directly mapped in the program memory address space. The four SFRs used to read and write the program Flash memory are used to access data EEPROM memory as well. As described in **Section 5.5 "Control Registers"**, these registers are: - NVMCON - NVMADR - NVMADRU - NVMKEY The EEPROM data memory allows read and write of single words and 16-word blocks. When interfacing to data memory, NVMADR, in conjunction with the NVMADRU register, are used to address the EEPROM location being accessed. TBLRDL and TBLWTL instructions are used to read and write data EEPROM. The dsPIC30F devices have up to 8 Kbytes (4K words) of data EEPROM with an address range from 0x7FF000 to 0x7FFFFE. A word write operation should be preceded by an erase of the corresponding memory location(s). The write typically requires 2 ms to complete, but the write time varies with voltage and temperature. A program or erase operation on the data EEPROM does not stop the instruction flow. The user is responsible for waiting for the appropriate duration of time before initiating another data EEPROM write/erase operation. Attempting to read the data EEPROM while a programming or erase operation is in progress results in unspecified data. Control bit, WR, initiates write operations similar to program Flash writes. This bit cannot be cleared, only set, in software. They are cleared in hardware at the completion of the write operation. The inability to clear the WR bit in software prevents the accidental or premature termination of a write operation. The WREN bit, when set, allows a write operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The address register, NVMADR, remains unchanged. Note: Interrupt flag bit, NVMIF in the IFS0 register, is set when the write is complete. It must be cleared in software. ### 6.1 Reading the Data EEPROM A TBLRD instruction reads a word at the current program word address. This example uses W0 as a pointer to data EEPROM. The result is placed in register W4 as shown in Example 6-1. #### **EXAMPLE 6-1:** DATA EEPROM READ MOV #LOW\_ADDR\_WORD,W0 ; Init Pointer MOV #HIGH\_ADDR\_WORD,W1 MOV W1,TBLPAG TBLRDL [ W0 ], W4 ; read data EEPROM #### **EXAMPLE 6-5:** DATA EEPROM BLOCK WRITE ``` MOV #LOW_ADDR_WORD, WO ; Init pointer #HIGH_ADDR_WORD,W1 VOM MOV W1 TBLPAG #data1,W2 MOV ; Get 1st data W2 [ W0]++ ; write data TBLWTL MOV #data2,W2 ; Get 2nd data ; write data TRI.WTI. W2 [ W0]++ #data3,W2 ; Get 3rd data MOV TBLWTL W2 [ W0]++ ; write data #data4,W2 ; Get 4th data TBLWTL W2 [ W0]++ ; write data #data5,W2 ; Get 5th data MOV W2 [ W0]++ TRI.WTI. ; write data MOV #data6,W2 ; Get 6th data W2 [ W0]++ TBLWTL ; write data MOV #data7,W2 ; Get 7th data W2 [ W0]++ ; write data TRI.WTI. MOV #data8,W2 ; Get 8th data TBLWTL W2 [ W0]++ ; write data MOV #data9,W2 ; Get 9th data W2,[ W0]++ ; write data TBLWTL ; Get 10th data #data10,W2 VOM TBLWTL W2 [ W0]++ ; write data MOV #data11,W2 ; Get 11th data TBLWTL W2 [ W0]++ ; write data #data12,W2 ; Get 12th data VOM W2 [ W0]++ ; write data TBLWTL VOM #data13,W2 ; Get 13th data TBLWTL W2 [ W0]++ ; write data MOV #data14,W2 ; Get 14th data W2 [ W0]++ ; write data TBLWTL #data15,W2 ; Get 15th data MOV TBLWTL W2 [ W0]++ ; write data #data16,W2 ; Get 16th data MOV W2 [ W0]++ ; write data. The NVMADR captures last table access address. TBLWTL ; Select data EEPROM for multi word op #0x400A,W0 MOV W0 NVMCON ; Operate Key to allow program operation MOV #5 ; Block all interrupts with priority <7 for DISI ; next 5 instructions MOV #0×55.W0 WO NVMKEY MOV ; Write the 0x55 key MOV #0xAA,W1 W1 NVMKEY ; Write the 0xAA key MOV BSET NVMCON, #WR ; Start write cycle MOP NOP ``` #### 6.4 Write Verify Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. #### 6.5 Protection Against Spurious Write There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, the WREN bit is cleared; also, the Power-up Timer prevents EEPROM write. The write initiate sequence, and the WREN bit together, help prevent an accidental write during brown-out, power glitch or software malfunction. TABLE 7-1: dsPIC30F3014/4013 PORT REGISTER MAP<sup>(1)</sup> | SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State | |----------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------------| | TRISA | 02C0 | _ | _ | _ | _ | TRISA11 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 1000 0000 0000 | | PORTA | 02C2 | _ | _ | _ | _ | RA11 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 0000 0000 0000 | | LATA | 02C4 | - | _ | _ | - | LATA11 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | 0000 0000 0000 0000 | | TRISB | 02C6 | - | _ | _ | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 0001 1111 1111 1111 | | PORTB | 02C8 | - | _ | _ | RB12 | RB11 | RB10 | RB9 | RB8 | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 0000 0000 0000 0000 | | LATB | 02CB | - | _ | _ | LATB12 | LATB11 | LATB10 | LATB9 | LATB8 | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 | 0000 0000 0000 0000 | | TRISC | 02CC | TRISC15 | TRISC14 | TRISC13 | 1 | | | 1 | _ | 1 | | 1 | 1 | I | - | _ | _ | 1110 0000 0000 0000 | | PORTC | 02CE | RC15 | RC14 | RC13 | 1 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | 0000 0000 0000 0000 | | LATC | 02D0 | LATC15 | LATC14 | LATC13 | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | 0000 0000 0000 0000 | | TRISD | 02D2 | _ | _ | _ | _ | _ | _ | TRISD9 | TRISD8 | _ | _ | _ | _ | TRISD3 | TRISD2 | TRISD1 | TRISD0 | 0000 0011 0000 1111 | | PORTD | 02D4 | _ | _ | _ | _ | _ | _ | RD9 | RD8 | _ | _ | _ | _ | RD3 | RD2 | RD1 | RD0 | 0000 0000 0000 0000 | | LATD | 02D6 | _ | _ | _ | _ | _ | _ | LATD9 | LATD8 | _ | _ | _ | _ | LATD3 | LATD2 | LATD1 | LATD0 | 0000 0000 0000 0000 | | TRISF | 02DE | _ | _ | _ | _ | _ | _ | _ | _ | _ | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 0000 0000 0111 1111 | | PORTF | 02E0 | - | _ | _ | 1 | _ | _ | _ | _ | _ | RF6 | RF5 | RF4 | RF3 | RF2 | RF1 | RF0 | 0000 0000 0000 0000 | | LATF | 02E2 | - | _ | _ | 1 | _ | _ | _ | _ | _ | LATF6 | LATF5 | LATF4 | LATF3 | LATF2 | LATF1 | LATF0 | 0000 0000 0000 0000 | **Legend:** — = unimplemented bit, read as '0' Note 1: Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields. NOTES: #### 13.4.2 PWM PERIOD The PWM period is specified by writing to the PRx register. The PWM period can be calculated using Equation 13-1. #### **EQUATION 13-1:** PWM period = $$[(PRx) + 1] \cdot 4 \cdot TOSC \cdot$$ (TMRx prescale value) PWM frequency is defined as 1/[PWM period]. When the selected TMRx is equal to its respective Period register, PRx, the following four events occur on the next increment cycle: - · TMRx is cleared. - The OCx pin is set. - Exception 1: If PWM duty cycle is 0x0000, the OCx pin remains low. - Exception 2: If duty cycle is greater than PRx, the pin remains high. - The PWM duty cycle is latched from OCxRS into OCxR. - · The corresponding timer interrupt flag is set. See Figure 13-2 for key PWM period comparisons. Timer3 is referred to in Figure 13-2 for clarity. #### FIGURE 13-2: PWM OUTPUT TIMING ### 16.2 Enabling and Setting Up UART #### 16.2.1 ENABLING THE UART The UART module is enabled by setting the UARTEN bit in the UxMODE register (where x = 1 or 2). Once enabled, the UxTX and UxRX pins are configured as an output and an input, respectively, overriding the TRIS and LAT register bit settings for the corresponding I/O port pins. The UxTX pin is at logic '1' when no transmission is taking place. #### 16.2.2 DISABLING THE UART The UART module is disabled by clearing the UARTEN bit in the UxMODE register. This is the default state after any Reset. If the UART is disabled, all I/O pins operate as port pins under the control of the LAT and TRIS bits of the corresponding port pins. Disabling the UART module resets the buffers to empty states. Any data characters in the buffers are lost and the baud rate counter is reset. All error and status flags associated with the UART module are reset when the module is disabled. The URXDA, OERR, FERR, PERR, UTXEN, UTXBRK and UTXBF bits are cleared, whereas RIDLE and TRMT are set. Other control bits, including ADDEN, URXISEL<1:0>, UTXISEL, as well as the UxMODE and UxBRG registers, are not affected. Clearing the UARTEN bit while the UART is active aborts all pending transmissions and receptions and resets the module, as defined above. Re-enabling the UART restarts the UART in the same configuration. #### 16.2.3 ALTERNATE I/O The alternate I/O function is enabled by setting the ALTIO bit (UxMODE<10>). If ALTIO = 1, the UxATX and UxARX pins (alternate transmit and alternate receive pins, respectively) are used by the UART module instead of the UxTX and UxRX pins. If ALTIO = 0, the UxTX and UxRX pins are used by the UART module. ## 16.2.4 SETTING UP DATA, PARITY AND STOP BIT SELECTIONS Control bits, PDSEL<1:0> in the UxMODE register, are used to select the data length and parity used in the transmission. The data length may either be 8 bits with even, odd or no parity, or 9 bits with no parity. The STSEL bit determines whether one or two Stop bits are used during data transmission. The default (power-on) setting of the UART is 8 bits, no parity and 1 Stop bit (typically represented as 8, N, 1). #### 16.3 Transmitting Data ### 16.3.1 TRANSMITTING IN 8-BIT DATA MODE The following steps must be performed in order to transmit 8-bit data: #### 1. Set up the UART: First, the data length, parity and number of Stop bits must be selected. Then, the transmit and receive interrupt enable and priority bits are set up in the UxMODE and UxSTA registers. Also, the appropriate baud rate value must be written to the UxBRG register. - 2. Enable the UART by setting the UARTEN bit (UxMODE<15>). - 3. Set the UTXEN bit (UxSTA<10>), thereby enabling a transmission. - 4. Write the byte to be transmitted to the lower byte of UxTXREG. The value is transferred to the Transmit Shift register (UxTSR) immediately, and the serial bit stream starts shifting out during the next rising edge of the baud clock. Alternatively, the data byte can be written while UTXEN = 0, following which, the user can set UTXEN. This causes the serial bit stream to begin immediately because the baud clock starts from a cleared state. - A transmit interrupt is generated, depending on the value of the interrupt control bit, UTXISEL (UxSTA<15>). ### 16.3.2 TRANSMITTING IN 9-BIT DATA MODE The sequence of steps involved in the transmission of 9-bit data is similar to 8-bit transmission, except that a 16-bit data word (of which the upper 7 bits are always clear) must be written to the UxTXREG register. #### 16.3.3 TRANSMIT BUFFER (UXTXB) The transmit buffer is 9 bits wide and 4 characters deep. Including the Transmit Shift register (UxTSR), the user effectively has a 5-deep FIFO (First-In, First-Out) buffer. The UTXBF status bit (UxSTA<9>) indicates whether the transmit buffer is full. If a user attempts to write to a full buffer, the new data is not accepted into the FIFO, and no data shift occurs within the buffer. This enables recovery from a buffer overrun condition. The FIFO is reset during any device Reset but is not affected when the device enters or wakes up from a power-saving mode. size and Frame Sync generator control bits. A new I<sup>2</sup>S data transfer boundary is marked by a high-to-low or a low-to-high transition edge on the COFS pin. #### 18.3.6 SLAVE FRAME SYNC OPERATION When the DCI module is operating as a Frame Sync slave (COFSD = 1), data transfers are controlled by the Codec device attached to the DCI module. The COFSM control bits control how the DCI module responds to incoming COFS signals. In the Multichannel mode, a new data frame transfer begins one CSCK cycle after the COFS pin is sampled high (see Figure 18-2). The pulse on the COFS pin resets the Frame Sync generator logic. In the I<sup>2</sup>S mode, a new data word is transferred one CSCK cycle after a low-to-high or a high-to-low transition is sampled on the COFS pin. A rising or falling edge on the COFS pin resets the Frame Sync generator logic. In the AC-Link mode, the tag slot and subsequent data slots for the next frame is transferred one CSCK cycle after the COFS pin is sampled high. The COFSG and WS bits must be configured to provide the proper frame length when the module is operating in the Slave mode. Once a valid Frame Sync pulse has been sampled by the module on the COFS pin, an entire data frame transfer takes place. The module will not respond to further Frame Sync pulses until the data frame transfer has completed. #### FIGURE 18-2: FRAME SYNC TIMING, MULTICHANNEL MODE #### FIGURE 18-3: FRAME SYNC TIMING, AC-LINK START-OF-FRAME #### FIGURE 18-4: I<sup>2</sup>S INTERFACE FRAME SYNC TIMING # 19.0 12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC) MODULE Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). The 12-bit Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 12-bit digital number. This module is based on a Successive Approximation Register (SAR) architecture and provides a maximum sampling rate of 200 ksps. The A/D module has up to 16 analog inputs which are multiplexed into a sample and hold amplifier. The output of the sample and hold is the input into the converter which generates the result. The analog reference voltage is software selectable to either the device supply voltage (AVDD/AVSS) or the voltage level on the (VREF+/VREF-) pin. The A/D converter has a unique feature of being able to operate while the device is in Sleep mode with RC oscillator selection. The A/D module has six 16-bit registers: - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) - A/D Control Register 3 (ADCON3) - A/D Input Select Register (ADCHS) - A/D Port Configuration Register (ADPCFG) - A/D Input Scan Selection Register (ADCSSL) The ADCON1, ADCON2 and ADCON3 registers control the operation of the A/D module. The ADCHS register selects the input channels to be converted. The ADPCFG register configures the port pins as analog inputs or as digital I/O. The ADCSSL register selects inputs for scanning. Note: The SSRC<2:0>, ASAM, SMPI<3:0>, BUFM and ALTS bits, as well as the ADCON3 and ADCSSL registers, must not be written to while ADON = 1. This would lead to indeterminate results. The block diagram of the 12-bit A/D module is shown in Figure 19-1. FIGURE 19-1: 12-BIT A/D FUNCTIONAL BLOCK DIAGRAM ### 20.4.1.1 POR with Long Crystal Start-up Time (with FSCM Enabled) The oscillator start-up circuitry is not linked to the POR circuitry. Some crystal circuits (especially low-frequency crystals) have a relatively long start-up time. Therefore, one or more of the following conditions is possible after the POR timer and the PWRT have expired: - The oscillator circuit has not begun to oscillate. - The Oscillator Start-up Timer has not expired (if a crystal oscillator is used). - The PLL has not achieved a LOCK (if PLL is used). If the FSCM is enabled and one of the above conditions is true, a clock failure trap occurs. The device automatically switches to the FRC oscillator and the user can switch to the desired crystal oscillator in the trap ISR. #### 20.4.1.2 Operating without FSCM and PWRT If the FSCM is disabled and the Power-up Timer (PWRT) is also disabled, then the device exits rapidly from Reset on power-up. If the clock source is FRC, LPRC, ERC or EC, it will be active immediately. If the FSCM is disabled and the system clock has not started, the device will be in a frozen state at the Reset vector until the system clock starts. From the user's perspective, the device appears to be in Reset until a system clock is available. ## 20.4.2 BOR: PROGRAMMABLE BROWN-OUT RESET The BOR (Brown-out Reset) module is based on an internal voltage reference circuit. The main purpose of the BOR module is to generate a device Reset when a brown-out condition occurs. Brown-out conditions are generally caused by glitches on the AC mains (i.e., missing portions of the AC cycle waveform due to bad power transmission lines, or voltage sags due to excessive current draw when a large inductive load is turned on). The BOR module allows selection of one of the following voltage trip points (see Table 23-11): - 2.6V-2.71V - 4.1V-4.4V - 4.58V-4.73V Note: The BOR voltage trip points indicated here are nominal values provided for design guidance only. Refer to the Electrical Specifications in the specific device data sheet for BOR voltage limit specifications. A BOR generates a Reset pulse, which resets the device. The BOR selects the clock source based on the device Configuration bit values (FOS<2:0> and FPR<4:0>). Furthermore, if an oscillator mode is selected, the BOR activates the Oscillator Start-up Timer (OST). The system clock is held until OST expires. If the PLL is used, then the clock is held until the LOCK bit (OSCCON<5>) is '1'. Concurrently, the POR time-out (TPOR) and the PWRT time-out (TPWRT) are applied before the internal Reset is released. If TPWRT = 0 and a crystal oscillator is being used, then a nominal delay of TFSCM = 100 $\mu$ s is applied. The total delay in this case is (TPOR + TFSCM). The BOR status bit (RCON<1>) is set to indicate that a BOR has occurred. The BOR circuit, if enabled, continues to operate while in Sleep or Idle modes and resets the device should VDD fall below the BOR threshold voltage. ### FIGURE 20-6: EXTE ### EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if the VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: R should be suitably chosen so as to make sure that the voltage drop across R does not violate the device's electrical specifications. - R1 should be suitably chosen so as to limit any current flowing into MCLR from external capacitor C, in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD), or Electrical Overstress (EOS). Note: Dedicated supervisory devices, such as the MCP1XX and MCP8XX, may also be used as an external Power-on Reset circuit. #### 22.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers and dsPIC<sup>®</sup> digital signal controllers are supported with a full range of software and hardware development tools: - Integrated Development Environment - MPLAB® IDE Software - Compilers/Assemblers/Linkers - MPLAB C Compiler for Various Device Families - HI-TECH C for Various Device Families - MPASM<sup>TM</sup> Assembler - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debuggers - MPLAB ICD 3 - PICkit™ 3 Debug Express - · Device Programmers - PICkit™ 2 Programmer - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits, and Starter Kits ### 22.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains: - A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - In-Circuit Emulator (sold separately) - In-Circuit Debugger (sold separately) - · A full-featured editor with color-coded context - A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - Mouse over variable inspection - Drag and drop variables from source to watch windows - · Extensive on-line help - Integration of select third party tools, such as IAR C Compilers The MPLAB IDE allows you to: - Edit your source files (either C or assembly) - One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information) - · Debug using: - Source files (C or assembly) - Mixed C and assembly - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. ### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | | |--------------------------|-------------|-------------|-----------|------|--|--| | Dimens | sion Limits | MIN | NOM | MAX | | | | Number of Leads | N | | 44 | | | | | Lead Pitch | е | 0.80 BSC | | | | | | Overall Height | Α | _ | _ | 1.20 | | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | | Standoff | A1 | 0.05 | _ | 0.15 | | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | | Footprint | L1 | 1.00 REF | | | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | | Overall Width | Е | | 12.00 BSC | | | | | Overall Length | D | 12.00 BSC | | | | | | Molded Package Width | E1 | 10.00 BSC | | | | | | Molded Package Length | D1 | 10.00 BSC | | | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | | Lead Width | b | 0.30 | 0.37 | 0.45 | | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. ${\tt BSC: Basic \ Dimension. \ Theoretically \ exact \ value \ shown \ without \ tolerances.}$ REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B #### APPENDIX A: REVISION HISTORY #### Revision D (June 2006) Previous versions of this data sheet contained Advance or Preliminary Information. They were distributed with incomplete characterization data. This revision reflects these changes: - Revised I<sup>2</sup>C Slave Addresses (see Table 14-1) - Updated example for ADC Conversion Clock selection (see Section 19.0 "12-bit Analog-to-Digital Converter (ADC) Module") - Base instruction CP1 eliminated from instruction set (seeTable 21-2) - Revised electrical characteristics: - Operating Current (IDD) Specifications (see Table 23-5) - Idle Current (IIDLE) Specifications (see Table 23-6) - Power-down Current (IPD) Specifications (see Table 23-7) - I/O pin Input Specifications (see Table 23-8) - Brown Out Reset (BOR) Specifications (see Table 23-11) - Watchdog Timer time-out limits (see Table 23-20) #### Revision E (January 2007) This revision includes updates to the packaging diagrams. #### Revision F (April 2008) This revision reflects these updates: - Added FUSE Configuration Register (FICD) details (see Section 20.8 "Device Configuration Registers" and Table 20-8) - Added Note 2 in Device Configuration Registers table (Table 20-8) - Removed erroneous statement regarding generation of CAN receive errors (see Section 17.4.5 "Receive Errors") - Updated ADC Conversion Clock and Sampling Rate Calculation (see Example 19-1). Minimum TAD is 334 nsec. - Updated details related to the Input Change Notification module: - Updated last sentence in the first paragraph of Section 7.3 "Input Change Notification Module" - Updated Table 7-2 - Removed Table 7-3, Table 7-4, and Table 7-5 - · Electrical Specifications: - Resolved TBD values for parameters DO10, DO16, DO20, and DO26 (see Table 23-9) - 10-bit High-Speed ADC tPDU timing parameter (time to stabilize) has been updated from 20 μs typical to 20 μs maximum (see Table 23-38) - Parameter OS65 (Internal RC Accuracy) has been expanded to reflect multiple Min and Max values for different temperatures (see Table 23-18) - Parameter DC12 (RAM Data Retention Voltage) has been updated to include a Min value (see Table 23-4) - Parameter D134 (Erase/Write Cycle Time) has been updated to include Min and Max values and the Typ value has been removed (see Table 23-12) - Removed parameters OS62 (Internal FRC Jitter) and OS64 (Internal FRC Drift) and Note 2 from AC Characteristics (see Table 23-17) - Parameter OS63 (Internal FRC Accuracy) has been expanded to reflect multiple Min and Max values for different temperatures (see Table 23-17) - Removed parameters DC27a, DC27b, DC47a, and DC47b (references to IDD, 20 MIPs @ 3.3V) in Table 23-5 and Table 23-6 - Removed parameters CS77 and CS78 (references to TRACL and TFACL @ 3.3V) in Table 23-29 - Updated Min and Max values and Conditions for parameter SY11 and updated Min, Typ, and Max values and Conditions for parameter SY20 (see Table 23-20) - Additional minor corrections throughout the document | Round Logic | 22 | Synchronous Data Transfers | 126 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Write-Back | | Timing Requirements | 0 | | Data Address Space | | AC-Link Mode | 195 | | Alignment | | Multichannel, I <sup>2</sup> S Modes | | | Alignment (Figure) | | Transmit Slot Enable Bits | | | Effect of Invalid Memory Accesses (Table) | | Transmit Status Bits | | | MCU and DSP (MAC Class) Instructions Example. | | Transmit/Receive Shift Register | | | Memory Map | | Underflow Mode Control Bit | | | Near Data Space | | Word-Size Selection Bits | | | Software Stack | | Development Support | | | Spaces | | Device Configuration | 107 | | Width | | Register Map | 158 | | Data Converter Interface (DCI) Module | | Device Configuration Registers | 150 | | Data EEPROM Memory | | FBORPOR | 156 | | Erasing | | FGS | | | Erasing, Block | | FOSC | | | Erasing, Word | | FWDT | | | Protection Against Spurious Write | | Device Overview | | | Reading | | Disabling the UART | | | Write Verify | | Divide Support | | | Writing | | | | | Writing, Block | | Instructions (Table) DSP Engine | | | • | | • | | | Writing, Word DC Characteristics | | Multiplier | | | | | Dual Output Compare Match Mode | | | BOR | | Continuous Pulse Mode | | | I/O Pin Input Specifications | | Single Pulse Mode | 86 | | I/O Pin Output Specifications | | E | | | Idle Current (IDLE) | | Electrical Characteristics | 171 | | LVDL | - | AC | | | Operating Current (IDD) | | | | | Power-Down Current (IPD) | | DC | 1/2 | | Program and EEPROM | | Enabling and Setting Up UART | 10E | | Temperature and Voltage Specifications | 172 | Alternate I/O | 105 | | DCI Module | | Enabling and Setting up UART | 405 | | Bit Clock Generator | | Setting up Data, Parity and Stop Bit Selections | | | Buffer Alignment with Data Frames | | Enabling the UART | 105 | | Buffer Control | | Equations | 400 | | Buffer Data Alignment | | ADC Conversion Clock | | | Buffer Length Control | | Baud Rate | | | COFS Pin | | Bit Clock Frequency | | | CSCK Pin | | COFSG Period | | | CSDI Pin | | Serial Clock Rate | | | CSDO Mode Bit | | Time Quantum for Clock Generation | | | CSDO Pin | | Errata | 9 | | Data Justification Control Bit | | Exception Sequence | 00 | | Device Frequencies for Common Codec CSCK Fre | | Trap Sources | | | cies (Table) | | External Clock Timing Requirements | | | Digital Loopback Mode | | Type A Timer | | | Enable | 123 | Type B Timer | | | Frame Sync Generator | | T O T' | 189 | | Frame Sync Mode Control Bits | 123 | Type C Timer | ~ 4 | | I/O Pins | 123<br>123 | Type C Timer External Interrupt Requests | 64 | | | 123<br>123<br>121 | External Interrupt Requests | 64 | | Interrupts | 123<br>123<br>121<br>128 | External Interrupt Requests | | | Introduction | 123<br>123<br>121<br>128<br>121 | External Interrupt Requests F Fast Context Saving | 64 | | • | 123<br>123<br>121<br>128<br>121 | External Interrupt Requests | 64 | | Introduction | 123<br>123<br>121<br>128<br>121<br>123 | External Interrupt Requests F Fast Context Saving | 64 | | Introduction | 123<br>123<br>121<br>128<br>121<br>123<br>123<br>128 | External Interrupt Requests F Fast Context Saving Flash Program Memory I | 64 | | Introduction | 123<br>123<br>121<br>128<br>121<br>123<br>123<br>128 | External Interrupt Requests F Fast Context Saving Flash Program Memory I I/0 Ports | 64<br>43 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits | 123<br>123<br>121<br>128<br>121<br>123<br>123<br>128<br>128<br>128 | External Interrupt Requests F Fast Context Saving Flash Program Memory I I/0 Ports Register Map | 64<br>43 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits | 123<br>123<br>121<br>128<br>121<br>123<br>123<br>128<br>128<br>128<br>126 | External Interrupt Requests F Fast Context Saving | 64<br>43<br>55 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits Register Map | 123<br>123<br>121<br>128<br>121<br>123<br>123<br>128<br>128<br>128<br>126<br>127 | External Interrupt Requests F Fast Context Saving | 64<br>43<br>55<br>178 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits Register Map Sample Clock Edge Control Bit | 123123121128121123123123128128128126127130126 | F Fast Context Saving Flash Program Memory I I/0 Ports Register Map I/O Pin Specifications Input Output | 64<br>43<br>55<br>178 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits Register Map Sample Clock Edge Control Bit Slave Frame Sync Operation | 123123121128121123123123128128128126127130126126 | External Interrupt Requests F Fast Context Saving | 64<br>43<br>55<br>178<br>178 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits Register Map Sample Clock Edge Control Bit Slave Frame Sync Operation Slot Enable Bits Operation with Frame Sync | 123123121128121123123123128128126127130126124126 | F Fast Context Saving Flash Program Memory I //O Ports Register Map I/O Pin Specifications Input Output Parallel (PIO) | 64 55 178 178 53 | | Introduction Master Frame Sync Operation Operation Operation During CPU Idle Mode Operation During CPU Sleep Mode Receive Slot Enable Bits Receive Status Bits Register Map Sample Clock Edge Control Bit Slave Frame Sync Operation | 123123121128121123123123128128126127130126124126 | External Interrupt Requests F Fast Context Saving | 64<br>43<br>55<br>178<br>178<br>53<br>53 |