

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                         |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 20 MIPS                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                         |
| Number of I/O              | 30                                                                            |
| Program Memory Size        | 24KB (8K x 24)                                                                |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 1K x 8                                                                        |
| RAM Size                   | 2K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | A/D 13x12b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 44-VQFN Exposed Pad                                                           |
| Supplier Device Package    | 44-QFN (8x8)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f3014-20i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Pin Diagrams (Continued)



| Pin Name                       | Pin<br>Type          | Buffer<br>Type               | Description                                                                                                                                        |  |  |  |  |  |
|--------------------------------|----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RA11                           | I/O                  | ST                           | PORTA is a bidirectional I/O port.                                                                                                                 |  |  |  |  |  |
| RB0-RB12                       | I/O                  | ST                           | PORTB is a bidirectional I/O port.                                                                                                                 |  |  |  |  |  |
| RC13-RC15                      | I/O                  | ST                           | PORTC is a bidirectional I/O port.                                                                                                                 |  |  |  |  |  |
| RD0-RD3,<br>RD8, RD9           | I/O                  | ST                           | PORTD is a bidirectional I/O port.                                                                                                                 |  |  |  |  |  |
| RF0-RF5                        | I/O                  | ST                           | PORTF is a bidirectional I/O port.                                                                                                                 |  |  |  |  |  |
| SCK1<br>SDI1<br>SDO1<br>SS1    | I/O<br>I<br>O<br>I   | ST<br>ST<br>—<br>ST          | Synchronous serial clock input/output for SPI1.<br>SPI1 data in.<br>SPI1 data out.<br>SPI1 slave synchronization.                                  |  |  |  |  |  |
| SCL<br>SDA                     | I/O<br>I/O           | ST<br>ST                     | Synchronous serial clock input/output for I <sup>2</sup> C™.<br>Synchronous serial data input/output for I <sup>2</sup> C.                         |  |  |  |  |  |
| SOSCO<br>SOSCI                 | 0<br>                |                              | 32 kHz low-power oscillator crystal output.<br>32 kHz low-power oscillator crystal input. ST buffer when configured in RC<br>mode; CMOS otherwise. |  |  |  |  |  |
| T1CK<br>T2CK                   | l<br>I               | ST<br>ST                     | Timer1 external clock input.<br>Timer2 external clock input.                                                                                       |  |  |  |  |  |
| U1RX<br>U1TX<br>U1ARX<br>U1ATX | <br> <br> <br> <br>0 | ST<br>—<br>ST<br>—           | UART1 receive.<br>UART1 transmit.<br>UART1 alternate receive.<br>UART1 alternate transmit.                                                         |  |  |  |  |  |
| Vdd                            | Р                    | _                            | Positive supply for logic and I/O pins.                                                                                                            |  |  |  |  |  |
| Vss                            | Р                    | —                            | Ground reference for logic and I/O pins.                                                                                                           |  |  |  |  |  |
| Vref+                          | I                    | Analog                       | Analog voltage reference (high) input.                                                                                                             |  |  |  |  |  |
| Vref-                          | I                    | Analog                       | Analog voltage reference (low) input.                                                                                                              |  |  |  |  |  |
| Legend: CMO<br>ST              | S = CMC<br>= Schn    | S compatib<br>nitt Trigger i | le input or output Analog = Analog input<br>nput with CMOS levels O = Output                                                                       |  |  |  |  |  |

#### **TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)**

= Input

I

= Power

Ρ

# 3.2 Data Address Space

The core has two data spaces. The data spaces can be considered either separate (for some DSP instructions), or as one unified linear address range (for MCU instructions). The data spaces are accessed using two Address Generation Units (AGUs) and separate data paths.

#### 3.2.1 DATA SPACE MEMORY MAP

The data space memory is split into two blocks, X and Y data space. A key element of this architecture is that Y space is a subset of X space, and is fully contained within X space. In order to provide an apparent Linear Addressing space, X and Y spaces have contiguous addresses.

When executing any instruction other than one of the MAC class of instructions, the X block consists of the 64-Kbyte data address space (including all Y addresses). When executing one of the MAC class of instructions, the X block consists of the 64-Kbyte data address space excluding the Y address block (for data reads only). In other words, all other instructions regard the entire data memory as one composite address space. The MAC class instructions extract the Y address space from data space and address it using EAs sourced from W10 and W11. The remaining X data space is addressed using W8 and W9. Both address spaces are concurrently accessed only with the MAC class instructions.

The data space memory map is shown in Figure 3-7.



#### FIGURE 3-7: dsPIC30F3014/dsPIC30F4013 DATA SPACE MEMORY MAP

### 5.6.3 LOADING WRITE LATCHES

Example 5-2 shows a sequence of instructions that can be used to load the 96 bytes of write latches. 32 TBLWTL and 32 TBLWTH instructions are needed to load the write latches selected by the Table Pointer.

# 5.6.4 INITIATING THE PROGRAMMING SEQUENCE

For protection, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPs as shown in Example 5-3.

## EXAMPLE 5-2: LOADING WRITE LATCHES

| ; | Set up a poi | nter to the first program memory  | loc | ation to be written                   |
|---|--------------|-----------------------------------|-----|---------------------------------------|
| ; | program memo | ry selected, and writes enabled   |     |                                       |
|   | MOV          | #0x0000,W0                        | ;   |                                       |
|   | MOV          | W0,TBLPAG                         | ;   | Initialize PM Page Boundary SFR       |
|   | MOV          | #0x6000,W0                        | ;   | An example program memory address     |
| ; | Perform the  | TBLWT instructions to write the l | atc | hes                                   |
| ; | 0th_program_ | word                              |     |                                       |
|   | MOV          | #LOW_WORD_0,W2                    | ;   |                                       |
|   | MOV          | #HIGH_BYTE_0,W3                   | ;   |                                       |
|   | TBLWTL       | W2,[W0]                           | ;   | Write PM low word into program latch  |
|   | TBLWTH       | W3 [W0++]                         | ;   | Write PM high byte into program latch |
| ; | lst_program_ | word                              |     |                                       |
|   | MOV          | #LOW_WORD_1,W2                    | ;   |                                       |
|   | MOV          | #HIGH_BYTE_1,W3                   | ;   |                                       |
|   | TBLWTL       | W2,[W0]                           | ;   | Write PM low word into program latch  |
|   | TBLWTH       | W3,[W0++]                         | ;   | Write PM high byte into program latch |
| ; | 2nd_program  | _word                             |     |                                       |
|   | MOV          | #LOW_WORD_2,W2                    | ;   |                                       |
|   | MOV          | <pre>#HIGH_BYTE_2,W3</pre>        | ;   |                                       |
|   | TBLWTL       | W2, [W0]                          | ;   | Write PM low word into program latch  |
|   | TBLWTH       | W3, [W0++]                        | ;   | Write PM high byte into program latch |
|   | •            |                                   |     |                                       |
|   | •            |                                   |     |                                       |
|   | •            |                                   |     |                                       |
| ; | 31st_program | _word                             |     |                                       |
|   | MOV          | #LOW_WORD_31,W2                   | ;   |                                       |
|   | MOV          | #HIGH_BYTE_31,W3                  | ;   |                                       |
|   | TBLWTL       | W2, [W0]                          | ;   | Write PM low word into program latch  |
|   | TBLWTH       | W3, [W0++]                        | ;   | Write PM high byte into program latch |
|   |              |                                   |     |                                       |

Note: In Example 5-2, the contents of the upper byte of W3 has no effect.

#### EXAMPLE 5-3: INITIATING A PROGRAMMING SEQUENCE

| DISI | #5          | ; | Block all interrupts with priority <7 for |
|------|-------------|---|-------------------------------------------|
|      |             | ' | next 5 instructions                       |
| MOV  | #0x55,W0    | ; |                                           |
| MOV  | W0,NVMKEY   | ; | Write the 0x55 key                        |
| MOV  | #0xAA,W1    | ; |                                           |
| MOV  | W1,NVMKEY   | ; | Write the OxAA key                        |
| BSET | NVMCON, #WR | ; | Start the erase sequence                  |
| NOP  |             | ; | Insert two NOPs after the erase           |
| NOP  |             | ; | command is asserted                       |
|      |             |   |                                           |

NOTES:

NOTES:





# 12.0 INPUT CAPTURE MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046).

This section describes the input capture module and associated operational modes. The features provided by this module are useful in applications requiring frequency (period) and pulse measurement. Figure 12-1 depicts a block diagram of the input capture module. Input capture is useful for such modes as:

- Frequency/Period/Pulse Measurements
- · Additional Sources of External Interrupts

The key operational features of the input capture module are:

- Simple Capture Event mode
- Timer2 and Timer3 mode selection
- · Interrupt on input capture event

These operating modes are determined by setting the appropriate bits in the ICxCON register (where x = 1,2,...,N). The dsPIC DSC devices contain up to 8 capture channels (i.e., the maximum value of N is 8). The dsPIC30F3014 device contains 2 capture channels while the dsPIC30F4013 device contains 4 capture channels.

# 12.1 Simple Capture Event Mode

The simple capture events in the dsPIC30F product family are:

- Capture every falling edge
- Capture every rising edge
- Capture every 4th rising edge
- · Capture every 16th rising edge
- · Capture every rising and falling edge

These simple Input Capture modes are configured by setting the appropriate bits, ICM<2:0> (ICxCON<2:0>).

#### 12.1.1 CAPTURE PRESCALER

There are four input capture prescaler settings specified by bits, ICM<2:0> (ICxCON<2:0>). Whenever the capture channel is turned off, the prescaler counter is cleared. In addition, any Reset clears the prescaler counter.

#### FIGURE 12-1: INPUT CAPTURE MODE BLOCK DIAGRAM



NOTES:

# 17.0 CAN MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046).

# 17.1 Overview

The Controller Area Network (CAN) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/ protocol was designed to allow communications within noisy environments.

The CAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH specification. The module supports CAN 1.2, CAN 2.0A, CAN 2.0B Passive, and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader may refer to the BOSCH CAN specification for further details.

The module features are as follows:

- Implementation of the CAN protocol CAN 1.2, CAN 2.0A and CAN 2.0B
- Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- · Support for remote frames
- Double-buffered receiver with two prioritized received message storage buffers (each buffer may contain up to 8 bytes of data)
- 6 full (standard/extended identifier), acceptance filters, 2 associated with the high-priority receive buffer and 4 associated with the low-priority receive buffer
- 2 full, acceptance filter masks, one each associated with the high and low-priority receive buffers
- Three transmit buffers with application specified prioritization and abort capability (each buffer may contain up to 8 bytes of data)
- Programmable wake-up functionality with integrated low-pass filter
- Programmable Loopback mode supports self-test operation
- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- Programmable clock source
- Programmable link to input capture module (IC2, for both CAN1 and CAN2) for time-stamping and network synchronization
- Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers.

# 17.2 Frame Types

The CAN module transmits various types of frames which include data messages or remote transmission requests, initiated by the user, as other frames that are automatically generated for control purposes. The following frame types are supported:

Standard Data Frame:

A standard data frame is generated by a node when the node wishes to transmit data. It includes an 11-bit Standard Identifier (SID) but not an 18-bit Extended Identifier (EID).

• Extended Data Frame:

An extended data frame is similar to a standard data frame but includes an extended identifier as well.

• Remote Frame:

It is possible for a destination node to request the data from the source. For this purpose, the destination node sends a remote frame with an identifier that matches the identifier of the required data frame. The appropriate data source node then sends a data frame as a response to this remote request.

Error Frame:

An error frame is generated by any node that detects a bus error. An error frame consists of 2 fields: an error flag field and an error delimiter field.

Overload Frame:

An overload frame can be generated by a node as a result of 2 conditions. First, the node detects a dominant bit during interframe space which is an illegal condition. Second, due to internal conditions, the node is not yet able to start reception of the next message. A node may generate a maximum of 2 sequential overload frames to delay the start of the next message.

• Interframe Space:

Interframe space separates a proceeding frame (of whatever type) from a following data or remote frame.

## **19.9 Module Power-Down Modes**

The module has two internal power modes.

When the ADON bit is '1', the module is in Active mode; it is fully powered and functional.

When ADON is '0', the module is in Off mode. The digital and analog portions of the circuit are disabled for maximum current savings.

In order to return to the Active mode from Off mode, the user must wait for the ADC circuitry to stabilize. The time required to stabilize is specified in **Section 23.0 "Electrical Characteristics"**.

# 19.10 A/D Operation During CPU Sleep and Idle Modes

### 19.10.1 A/D OPERATION DURING CPU SLEEP MODE

When the device enters Sleep mode, all clock sources to the module are shut down and stay at logic '0'.

If Sleep occurs in the middle of a conversion, the conversion is aborted. The converter does not continue with a partially completed conversion on exit from Sleep mode.

Register contents are not affected by the device entering or leaving Sleep mode.

The A/D module can operate during Sleep mode if the A/D clock source is set to RC (ADRC = 1). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed which eliminates all digital switching noise from the conversion. (When the conversion sequence is complete, the DONE bit is set.)

If the A/D interrupt is enabled, the device wakes up from Sleep. If the A/D interrupt is not enabled, the A/D module is then turned off, although the ADON bit remains set.

#### 19.10.2 A/D OPERATION DURING CPU IDLE MODE

The ADSIDL bit determines if the module stops or continues on Idle. If ADSIDL = 0, the module continues operation on assertion of Idle mode. If ADSIDL = 1, the module stops on Idle.

# 19.11 Effects of a Reset

A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off, and any conversion and sampling sequence is aborted. The values that are in the ADCBUF registers are not modified. The A/D Result register contains unknown data after a Power-on Reset.

# **19.12 Output Formats**

The A/D result is 12 bits wide. The data buffer RAM is also 12 bits wide. The 12-bit data can be read in one of four different formats. The FORM<1:0> bits select the format. Each of the output formats translates to a 16-bit result on the data bus. Write data is always in right-justified (integer) format.

| FIGURE 19-5: | A/D OUTPUT DATA FORMATS |
|--------------|-------------------------|
|              |                         |

| RAM Contents:     |        |       |     | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|-------------------|--------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Read to Bus:      |        |       |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Fractional | d11 d1 | 0 d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   |
|                   |        |       |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Fractional        | d11 d1 | 0 d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 | 0   | 0   | 0   | 0   |
|                   |        |       |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Signed Integer    | d11 d1 | 1 d11 | d11 | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |
|                   |        | •     |     |     |     |     |     |     |     |     |     |     |     |     | 1   |
| Integer           | 0 0    | 0     | 0   | d11 | d10 | d09 | d08 | d07 | d06 | d05 | d04 | d03 | d02 | d01 | d00 |

# 19.13 Configuring Analog Port Pins

The use of the ADPCFG and TRIS registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) is converted.

The A/D operation is independent of the state of the CH0SA<3:0>/CH0SB<3:0> bits and the TRIS bits.

When reading the PORT register, all pins configured as analog input channels are read as cleared.

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.

## **19.14 Connection Considerations**

The analog inputs have diodes to VDD and VSS as ESD protection. This requires that the analog input be between VDD and VSS. If the input voltage exceeds this range by greater than 0.3V (either direction), one of the diodes becomes forward biased and it may damage the device if the input current specification is exceeded.

An external RC filter is sometimes added for antialiasing of the input signal. The R component should be selected to ensure that the sampling time requirements are satisfied. Any external components connected (via high-impedance) to an analog input pin (capacitor, Zener diode, etc.) should have very little leakage current at the pin.

# 20.4 Reset

The dsPIC30F3014/4013 differentiates between various kinds of Reset:

- a) Power-on Reset (POR)
- b) MCLR Reset during normal operation
- c) MCLR Reset during Sleep
- d) Watchdog Timer (WDT) Reset (during normal operation)
- e) Programmable Brown-out Reset (BOR)
- f) RESET Instruction
- g) Reset caused by trap lockup (TRAPR)
- Reset caused by illegal opcode or by using an uninitialized W register as an Address Pointer (IOPUWR)

Different registers are affected in different ways by various Reset conditions. Most registers are not affected by a WDT wake-up since this is viewed as the resumption of normal operation. Status bits from the RCON register are set or cleared differently in different Reset situations, as indicated in Table 20-5. These bits are used in software to determine the nature of the Reset.

A block diagram of the On-Chip Reset Circuit is shown in Figure 20-2.

A  $\overline{\text{MCLR}}$  noise filter is provided in the  $\overline{\text{MCLR}}$  Reset path. The filter detects and ignores small pulses.

Internally generated Resets do not drive MCLR pin low.



## 20.4.1 POR: POWER-ON RESET

A power-on event generates an internal POR pulse when a VDD rise is detected. The Reset pulse occurs at the POR circuit threshold voltage (VPOR) which is nominally 1.85V. The device supply voltage characteristics must meet specified starting voltage and rise rate requirements. The POR pulse resets a POR timer and places the device in the Reset state. The POR also selects the device clock source identified by the oscillator configuration fuses. The POR circuit inserts a small delay, TPOR, which is nominally 10  $\mu$ s and ensures that the device bias circuits are stable. Furthermore, a user-selected power-up time-out (TPWRT) is applied. The TPWRT parameter is based on device Configuration bits and can be 0 ms (no delay), 4 ms, 16 ms, or 64 ms. The total delay is at device power-up, TPOR + TPWRT. When these delays have expired, SYSRST is negated on the next leading edge of the Q1 clock and the PC jumps to the Reset vector.

The timing for the SYSRST signal is shown in Figure 20-3 through Figure 20-5.

# 20.4.1.1 POR with Long Crystal Start-up Time (with FSCM Enabled)

The oscillator start-up circuitry is not linked to the POR circuitry. Some crystal circuits (especially low-frequency crystals) have a relatively long start-up time. Therefore, one or more of the following conditions is possible after the POR timer and the PWRT have expired:

- The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer has not expired (if a crystal oscillator is used).
- The PLL has not achieved a LOCK (if PLL is used).

If the FSCM is enabled and one of the above conditions is true, a clock failure trap occurs. The device automatically switches to the FRC oscillator and the user can switch to the desired crystal oscillator in the trap ISR.

# 20.4.1.2 Operating without FSCM and PWRT

If the FSCM is disabled and the Power-up Timer (PWRT) is also disabled, then the device exits rapidly from Reset on power-up. If the clock source is FRC, LPRC, ERC or EC, it will be active immediately.

If the FSCM is disabled and the system clock has not started, the device will be in a frozen state at the Reset vector until the system clock starts. From the user's perspective, the device appears to be in Reset until a system clock is available.

#### 20.4.2 BOR: PROGRAMMABLE BROWN-OUT RESET

The BOR (Brown-out Reset) module is based on an internal voltage reference circuit. The main purpose of the BOR module is to generate a device Reset when a brown-out condition occurs. Brown-out conditions are generally caused by glitches on the AC mains (i.e., missing portions of the AC cycle waveform due to bad power transmission lines, or voltage sags due to excessive current draw when a large inductive load is turned on).

The BOR module allows selection of one of the following voltage trip points (see Table 23-11):

- 2.6V-2.71V
- 4.1V-4.4V
- 4.58V-4.73V

Note: The BOR voltage trip points indicated here are nominal values provided for design guidance only. Refer to the Electrical Specifications in the specific device data sheet for BOR voltage limit specifications. A BOR generates a Reset pulse, which resets the device. The BOR selects the clock source based on the device Configuration bit values (FOS<2:0> and FPR<4:0>). Furthermore, if an oscillator mode is selected, the BOR activates the Oscillator Start-up Timer (OST). The system clock is held until OST expires. If the PLL is used, then the clock is held until the LOCK bit (OSCCON<5>) is '1'.

Concurrently, the POR time-out (TPOR) and the PWRT time-out (TPWRT) are applied before the internal Reset is released. If TPWRT = 0 and a crystal oscillator is being used, then a nominal delay of TFSCM = 100  $\mu$ s is applied. The total delay in this case is (TPOR + TFSCM).

The BOR status bit (RCON<1>) is set to indicate that a BOR has occurred. The BOR circuit, if enabled, continues to operate while in Sleep or Idle modes and resets the device should VDD fall below the BOR threshold voltage.

# FIGURE 20-6: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



Note: Dedicated supervisory devices, such as the MCP1XX and MCP8XX, may also be used as an external Power-on Reset circuit.

#### **FIGURE 23-9: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS**



#### TABLE 23-25: INPUT CAPTURE TIMING REQUIREMENTS

| AC CHARACTERISTICS |                                                                             |                     | Standard Operat<br>(unless otherwis<br>Operating temper | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |     |       |                                  |  |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------|---------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----------------------------------|--|--|--|--|--|
| Param<br>No.       | Symbol                                                                      | Characte            | ristic <sup>(1)</sup>                                   | Min                                                                                                                                                                                                  | Мах | Units | Conditions                       |  |  |  |  |  |
| IC10               | TccL                                                                        | ICx Input Low Time  | No prescaler                                            | 0.5 TCY + 20                                                                                                                                                                                         |     | ns    |                                  |  |  |  |  |  |
|                    |                                                                             |                     | With prescaler                                          | 10                                                                                                                                                                                                   | _   | ns    |                                  |  |  |  |  |  |
| IC11               | TccH                                                                        | ICx Input High Time | No prescaler                                            | 0.5 Tcy + 20                                                                                                                                                                                         | —   | ns    |                                  |  |  |  |  |  |
|                    |                                                                             |                     | With prescaler                                          | 10                                                                                                                                                                                                   | _   | ns    |                                  |  |  |  |  |  |
| IC15               | TccP                                                                        | ICx Input Period    |                                                         | (2 TCY + 40)/N                                                                                                                                                                                       |     | ns    | N = prescale<br>value (1, 4, 16) |  |  |  |  |  |
| Note 1:            | Note 1: These parameters are characterized but not tested in manufacturing. |                     |                                                         |                                                                                                                                                                                                      |     |       |                                  |  |  |  |  |  |

#### FIGURE 23-10: **OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS**



#### TABLE 23-26: OUTPUT COMPARE MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                               | <b>Standaı</b><br>(unless<br>Operatir       | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.5V to 5.5V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |   |    |                    |  |  |  |
|--------------------|--------|-------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|--------------------|--|--|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup> | Min Typ <sup>(2)</sup> Max Units Conditions |                                                                                                                                                                                                                                                                                         |   |    |                    |  |  |  |
| OC10               | TccF   | OCx Output Fall Time          | _                                           | _                                                                                                                                                                                                                                                                                       | — | ns | See Parameter DO32 |  |  |  |
| OC11               | TccR   | OCx Output Rise Time          | — — — ns See Parameter DO31                 |                                                                                                                                                                                                                                                                                         |   |    |                    |  |  |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

### FIGURE 23-11: OCx/PWM MODULE TIMING CHARACTERISTICS



## TABLE 23-27: SIMPLE OCx/PWM MODE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                  |     | Standar<br>(unless<br>Operation         | r <b>d Opera</b><br>otherwi<br>ng tempe | ting Con<br>se stated<br>rature | ditions: 2.5V to 5.5V<br>l)<br>$40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |  |  |
|--------------------|--------|----------------------------------|-----|-----------------------------------------|-----------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup>    | Min | Typ <sup>(2)</sup> Max Units Conditions |                                         |                                 |                                                                                                                                            |  |  |
| OC15               | Tfd    | Fault Input to PWM I/O<br>Change | —   | —                                       | 50                                      | ns                              |                                                                                                                                            |  |  |
| OC20               | TFLT   | Fault Input Pulse Width          | 50  |                                         | _                                       | ns                              |                                                                                                                                            |  |  |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.



### TABLE 23-37: 12-BIT A/D MODULE SPECIFICATIONS

| AC CHARACTERISTICS |           |                                                   | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |             |                                  |          |                                                                                                 |  |  |
|--------------------|-----------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------|----------|-------------------------------------------------------------------------------------------------|--|--|
| Param<br>No.       | Symbol    | Characteristic                                    | Min.                                                                                                                                                                                                 | Тур         | Max.                             | Units    | Conditions                                                                                      |  |  |
|                    |           | •                                                 | Device Su                                                                                                                                                                                            | upply       |                                  |          |                                                                                                 |  |  |
| AD01               | AVdd      | Module VDD Supply                                 | Greater of<br>VDD – 0.3<br>or 2.7                                                                                                                                                                    | —           | Lesser of<br>VDD + 0.3<br>or 5.5 | V        |                                                                                                 |  |  |
| AD02               | AVss      | Module Vss Supply                                 | Vss - 0.3                                                                                                                                                                                            |             | Vss + 0.3                        | V        |                                                                                                 |  |  |
|                    | •         |                                                   | Reference                                                                                                                                                                                            | Inputs      |                                  |          |                                                                                                 |  |  |
| AD05               | Vrefh     | Reference Voltage High                            | AVss + 2.7                                                                                                                                                                                           |             | AVdd                             | V        |                                                                                                 |  |  |
| AD06               | Vrefl     | Reference Voltage Low                             | AVss                                                                                                                                                                                                 |             | AVDD - 2.7                       | V        |                                                                                                 |  |  |
| AD07               | Vref      | Absolute Reference<br>Voltage                     | AVss - 0.3                                                                                                                                                                                           | —           | AVDD + 0.3                       | V        |                                                                                                 |  |  |
| AD08               | IREF      | Current Drain                                     | —                                                                                                                                                                                                    | 200<br>.001 | 300<br>2                         | μΑ<br>μΑ | A/D operating<br>A/D off                                                                        |  |  |
|                    | •         |                                                   | Analog I                                                                                                                                                                                             | nput        |                                  |          |                                                                                                 |  |  |
| AD10               | VINH-VINL | Full-Scale Input Span                             | Vrefl                                                                                                                                                                                                |             | Vrefh                            | V        | Note 1                                                                                          |  |  |
| AD11               | Vin       | Absolute Input Voltage                            | AVss-0.3                                                                                                                                                                                             |             | AVDD + 0.3                       | V        |                                                                                                 |  |  |
| AD12               | —         | Leakage Current                                   | —                                                                                                                                                                                                    | ±0.001      | ±0.610                           | μA       | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V<br>Source Impedance = 2.5 k $\Omega$             |  |  |
| AD13               | _         | Leakage Current                                   | _                                                                                                                                                                                                    | ±0.001      | ±0.610                           | μA       | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = $3V$<br>Source Impedance =<br>$2.5  \text{k}\Omega$ |  |  |
| AD15               | Rss       | Switch Resistance                                 | _                                                                                                                                                                                                    | 3.2K        | _                                | Ω        |                                                                                                 |  |  |
| AD16               | CSAMPLE   | Sample Capacitor                                  | _                                                                                                                                                                                                    | 18          |                                  | pF       |                                                                                                 |  |  |
| AD17               | Rin       | Recommended Impedance<br>of Analog Voltage Source | —                                                                                                                                                                                                    | —           | 2.5K                             | Ω        |                                                                                                 |  |  |
|                    |           | 1                                                 | DC Accu                                                                                                                                                                                              | racy        |                                  |          | 1                                                                                               |  |  |
| AD20               | Nr        | Resolution                                        | 1                                                                                                                                                                                                    | 2 data bi   | its                              | bits     |                                                                                                 |  |  |
| AD21               | INL       | Integral Nonlinearity                             | —                                                                                                                                                                                                    | _           | <±1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V                                                  |  |  |
| AD21A              | INL       | Integral Nonlinearity                             | _                                                                                                                                                                                                    | —           | <±1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                  |  |  |
| AD22               | DNL       | Differential Nonlinearity                         | _                                                                                                                                                                                                    | _           | <±1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V                                                  |  |  |
| AD22A              | DNL       | Differential Nonlinearity                         | _                                                                                                                                                                                                    | -           | <±1                              | LSb      | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                  |  |  |
| AD23               | Gerr      | Gain Error                                        | +1.25                                                                                                                                                                                                | +1.5        | +3                               | LSb      | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 5V                                                  |  |  |
| AD23A              | Gerr      | Gain Error                                        | +1.25                                                                                                                                                                                                | +1.5        | +3                               | LSb      | Vinl = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3V                                                  |  |  |

**Note 1:** The A/D conversion result never decreases with an increase in the input voltage, and has no missing codes.

# 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|                        | MILLIMETERS |          |          |      |  |
|------------------------|-------------|----------|----------|------|--|
| Dimension              | n Limits    | MIN      | NOM      | MAX  |  |
| Number of Pins         | Ν           |          | 44       |      |  |
| Pitch                  | е           |          | 0.65 BSC |      |  |
| Overall Height         | Α           | 0.80     | 0.90     | 1.00 |  |
| Standoff               | A1          | 0.00     | 0.02     | 0.05 |  |
| Contact Thickness      | A3          | 0.20 REF |          |      |  |
| Overall Width          | Е           |          | 8.00 BSC |      |  |
| Exposed Pad Width      | E2          | 6.30     | 6.45     | 6.80 |  |
| Overall Length         | D           |          | 8.00 BSC |      |  |
| Exposed Pad Length     | D2          | 6.30     | 6.45     | 6.80 |  |
| Contact Width          | b           | 0.25     | 0.30     | 0.38 |  |
| Contact Length         | L           | 0.30     | 0.40     | 0.50 |  |
| Contact-to-Exposed Pad | K           | 0.20     | -        | -    |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-103B

# READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE: | Technical Publications Manager<br>Reader Response         | Total Pages Sent                     |
|------------|-----------------------------------------------------------|--------------------------------------|
| Fro        | m: Name                                                   |                                      |
|            | Company                                                   |                                      |
|            | Address                                                   |                                      |
|            | City / State / ZIP / Country                              |                                      |
|            | Telephone: ()                                             | FAX: ()                              |
| Арр        | plication (optional):                                     |                                      |
| Wo         | uld you like a reply?YN                                   |                                      |
| Dev        | vice: dsPIC30F3014/4013                                   | Literature Number: DS70138G          |
| Que        | estions:                                                  |                                      |
| 1.         | What are the best features of this document?              |                                      |
|            |                                                           |                                      |
| 2.         | How does this document meet your hardware and software    | are development needs?               |
|            |                                                           |                                      |
| 0          |                                                           |                                      |
| 3.         | Do you find the organization of this document easy to fol | IOW? IT not, why?                    |
|            |                                                           |                                      |
| 4.         | What additions to the document do you think would enha    | ance the structure and subject?      |
|            |                                                           |                                      |
| 5.         | What deletions from the document could be made without    | ut affecting the overall usefulness? |
|            |                                                           |                                      |
|            |                                                           |                                      |
| 6.         | Is there any incorrect or misleading information (what an | d where)?                            |
|            |                                                           |                                      |
| 7.         | How would you improve this document?                      |                                      |
|            |                                                           |                                      |
|            |                                                           |                                      |