Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ST7 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | I²C, SCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 48 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V | | Data Converters | A/D 16x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f321br6t6 | # Table of Contents —— | 8.4 | ACTIVE | E-HALT AND HALT MODES | 43 | |---------|----------|------------------------------------------------------------|----| | | 8.4.1 | ACTIVE-HALT MODE | 43 | | | | HALT MODE | | | 9 I/O P | ORTS . | | 46 | | 9.1 | INTRO | DUCTION | 46 | | 9.2 | FUNCT | TONAL DESCRIPTION | 46 | | | 9.2.1 | Input Modes | 46 | | | 9.2.2 | Output Modes | | | | 9.2.3 | Alternate Functions | | | 9.3 | I/O PO | RT IMPLEMENTATION | 49 | | 9.4 | LOW P | OWER MODES | 49 | | 9.5 | INTERI | RUPTS | 49 | | | | I/O Port Implementation | | | 10 ON | -CHIP PI | ERIPHERALS | 52 | | 10. | 1 WATCH | HDOG TIMER (WDG) | 52 | | | 10.1.1 | Introduction | 52 | | | 10.1.2 | Main Features | 52 | | | 10.1.3 | Functional Description | 52 | | | 10.1.4 | How to Program the Watchdog Timeout | 53 | | | | Low Power Modes | | | | | Hardware Watchdog Option | | | | | Using Halt Mode with the WDG (WDGHALT option) | | | | | Interrupts | | | 40. | | Register Description | | | 10.2 | | CLOCK CONTROLLER WITH REAL TIME CLOCK AND BEEPER (MCC/RTC) | | | | | Programmable CPU Clock Prescaler | | | | | Clock-out Capability | | | | | Real Time Clock Timer (RTC) | | | | | Beeper | | | | | Interrupts | | | | | Register Description | | | 10 : | | NUTO-RELOAD TIMER (ART) | | | | | Introduction | | | | | Functional Description | | | | | Register Description | | | 10.4 | 4 16-BIT | · · | | | | 10.4.1 | Introduction | 69 | | | | Main Features | | | | | Functional Description | | | | | Low Power Modes | | | | 10.4.5 | Interrupts | 81 | | | 10.4.6 | Summary of Timer Modes | 81 | | | | Register Description | | | 10. | 5 SERIAI | L PERIPHERAL INTERFACE (SPI) | 88 | | | 10.5.1 | Introduction | 88 | | | 10.5.2 | Main Features | 88 | # Table of Contents —— | General Description | | |---------------------------------------|-----| | Clock Phase and Clock Polarity | | | Error Flags | | | Low Power Modes | | | nterrupts | | | Register Description | | | COMMUNICATIONS INTERFACE (SCI) | | | ntroduction | | | Main Features | | | General Description | | | Functional Description | | | Low Power Modes | | | nterrupts | | | Register Description | | | INTERFACE (I2C) | | | ntroduction | | | Main Features | | | General Description | | | Functional Description | | | Low Power Modes | | | Register Description | | | /D CONVERTER (ADC) | | | | | | ntroduction | | | Main Features | | | Low Power Modes | | | nterrupts | | | Register Description | | | N SET | | | DRESSING MODES | | | nherent | | | mmediate | | | Direct | | | ndexed (No Offset, Short, Long) | | | ndirect (Short, Long) | | | ndirect Indexed (Short, Long) | | | Relative mode (Direct, Indirect) | | | CTION GROUPS | | | _ CHARACTERISTICS | | | ETER CONDITIONS | | | Minimum and Maximum values | | | viinimum and waximum values | | | Гурісаі values | | | Loading capacitor | | | Pin input voltage | | | · · · · · · · · · · · · · · · · · · · | 139 | | F | Pin n° | | | | Le | evel | | | P | ort | | | Main | | | |--------|--------|--------|-----------------------|------|----------------|--------|-------|-------|-----|----------|----|-----------|--------------------|-----------------------------------------|-----------------------------| | P64 | P44 | P32 | Pin Name | Type | nt | put | | Inp | out | t Output | | tput | function<br>(after | Alternate | function | | LQFP64 | LQFP44 | LQFP32 | | | Input | Output | float | ndw | int | ana | ОО | ЬР | reset) | | | | 23 | - | • | $V_{DD_3}$ | S | | | | | | | | | Digital Ma | ain Supply Volta | age | | 24 | - | - | V <sub>SS_3</sub> | S | | | | | | | | | Digital G | round Voltage | | | 25 | 15 | 3 | PF0/MCO/AIN8 | I/O | СТ | | x | е | i1 | X | Х | х | Port F0 | Main clock<br>out (f <sub>OSC</sub> /2) | ADC Ana-<br>log<br>Input 8 | | 26 | 16 | 4 | PF1 (HS)/BEEP | I/O | $C_{T}$ | HS | Х | е | i1 | | Χ | Х | Port F1 | Beep signal or | utput | | 27 | 17 | | PF2 (HS) | I/O | $C_{T}$ | HS | Х | | ei1 | | Χ | Х | Port F2 | | | | 28 | - | , | PF3/OCMP2_A/AIN9 | I/O | СТ | | x | х | | X | Х | х | Port F3 | Timer A Output Compare 2 | ADC Ana-<br>log<br>Input 9 | | 29 | 18 | 5 | PF4/OCMP1_A/<br>AIN10 | I/O | Ст | | x | х | | X | X | х | Port F4 | Timer A Output Compare | ADC Ana-<br>log<br>Input 10 | | 30 | - | - | PF5/ICAP2_A/AIN11 | I/O | Ст | | x | х | | X | Х | х | Port F5 | Timer A Input<br>Capture 2 | ADC Ana-<br>log<br>Input 11 | | 31 | 19 | 6 | PF6 (HS)/ICAP1_A | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Х | Port F6 | Timer A Input | Capture 1 | | 32 | 20 | 7 | PF7 (HS)/EXTCLK_A | I/O | СТ | HS | X | Х | | | Х | Х | Port F7 | t F7 Timer A External Clock<br>Source | | | 33 | 21 | • | $V_{DD_0}$ | S | | | | | | | | | Digital Ma | Digital Main Supply Voltage | | | 34 | 22 | • | V <sub>SS_0</sub> | S | | | | | | | | | Digital G | Digital Ground Voltage | | | 35 | 23 | 8 | PC0/OCMP2_B/<br>AIN12 | I/O | СТ | | X | х | | X | Х | х | Port C0 | Timer B Output Compare 2 | ADC Ana-<br>log<br>Input 12 | | 36 | 24 | 9 | PC1/OCMP1_B/<br>AIN13 | I/O | C <sub>T</sub> | | х | х | | Х | Х | х | Port C1 | Timer B Output Compare | ADC Ana-<br>log<br>Input 13 | | 37 | 25 | 10 | PC2 (HS)/ICAP2_B | I/O | $C_{T}$ | HS | Х | Х | | | Χ | Х | Port C2 | Timer B Input | Capture 2 | | 38 | 26 | 11 | PC3 (HS)/ICAP1_B | I/O | $C_T$ | HS | Х | Х | | | Χ | Χ | Port C3 | Timer B Input | Capture 1 | | 39 | 27 | 12 | PC4/MISO/ICCDATA | I/O | C <sub>T</sub> | | х | х | | | Х | х | Port C4 | SPI Master In<br>/ Slave Out<br>Data | ICC Data<br>Input | | 40 | 28 | 13 | PC5/MOSI/AIN14 | I/O | C <sub>T</sub> | | x | х | | Х | Х | х | Port C5 | SPI Master<br>Out / Slave In<br>Data | ADC Ana-<br>log<br>Input 14 | | 41 | 29 | 14 | PC6/SCK/ICCCLK | I/O | C <sub>T</sub> | | X | Х | | | Х | Х | Port C6 | SPI Serial<br>Clock | ICC Clock<br>Output | | 42 | 30 | 15 | PC7/SS/AIN15 | I/O | Ст | | x | х | | Х | X | x | Port C7 | SPI Slave Select (active low) | ADC Ana-<br>log<br>Input 15 | | 43 | - | • | PA0 | I/O | $C_T$ | | X | X ei0 | | Χ | Χ | X Port A0 | | | | | 44 | - | - | PA1 | I/O | $C_T$ | | X | е | i0 | | Χ | Χ | Port A1 | | | | 45 | - | • | PA2 | I/O | $C_T$ | | Х | е | i0 | | Χ | Χ | X Port A2 | | | | 46 | 31 | 16 | PA3 (HS) | I/O | $C_{T}$ | HS | X | | ei0 | | Χ | Χ | Port A3 | Port A3 | | | 47 | 32 | - | V <sub>DD_1</sub> | S | | | | | | | | | Digital Ma | ain Supply Volta | age | | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |----------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 002Ah | WATCHDOG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 002Bh | | SICSR | System Integrity Control/Status Register | 000x 000x b | R/W | | 002Ch<br>002Dh | MCC | MCCSR<br>MCCBCR | Main Clock Control / Status Register<br>Main Clock Controller: Beep Control Register | 00h<br>00h | R/W<br>R/W | | 002Eh<br>to<br>0030h | | | Reserved Area (3 Bytes) | | | | 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Dh | TIMER A | TACR2 TACR1 TACSR TAIC1HR TAIC1LR TAOC1HR TAOC1LR TACHR TACHR TACLR TAACHR TAACHR TAIC2HR TAIC2HR TAIC2LR TAIC2LR TAOC2HR TAOC2LR | Timer A Control Register 2 Timer A Control Register 1 Timer A Control/Status Register Timer A Input Capture 1 High Register Timer A Input Capture 1 Low Register Timer A Output Compare 1 High Register Timer A Output Compare 1 Low Register Timer A Counter High Register Timer A Counter High Register Timer A Alternate Counter High Register Timer A Alternate Counter Low Register Timer A Input Capture 2 High Register Timer A Input Capture 2 Low Register Timer A Output Compare 2 High Register Timer A Output Compare 2 Low Register | 00h 00h xxxx x0xx b xxh 80h 00h FFh FCh FFh FCh xxh xxh 80h 00h | R/W R/W Read Only Read Only R/W Read Only | | 0040h | | | Reserved Area (1 Byte) | | | | 0041h<br>0042h<br>0043h<br>0044h<br>0045h<br>0046h<br>0047h<br>0048h<br>0049h<br>004Ah<br>004Bh<br>004Ch<br>004Dh<br>004Fh | TIMER B | TBCR2 TBCR1 TBCSR TBIC1HR TBIC1LR TBOC1HR TBOC1LR TBCHR TBCHR TBCLR TBACHR TBACHR TBACLR TBIC2HR TBIC2HR TBIC2HR TBIC2HR TBOC2HR TBOC2LR | Timer B Control Register 2 Timer B Control Register 1 Timer B Control/Status Register Timer B Input Capture 1 High Register Timer B Input Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Output Compare 1 Low Register Timer B Counter High Register Timer B Counter High Register Timer B Alternate Counter High Register Timer B Alternate Counter Low Register Timer B Input Capture 2 High Register Timer B Input Capture 2 Low Register Timer B Output Compare 2 High Register Timer B Output Compare 2 Low Register | 00h 00h xxxx x0xx b xxh 80h 00h FFh FCh FCh xxh xxh 80h 00h | R/W R/W Read Only Read Only R/W R/W Read Only R/W R/W | | 0050h<br>0051h<br>0052h<br>0053h<br>0054h<br>0055h<br>0056h<br>0057h | SCI | SCISR<br>SCIDR<br>SCIBRR<br>SCICR1<br>SCICR2<br>SCIERPR<br>SCIETPR | SCI Status Register SCI Data Register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 SCI Extended Receive Prescaler Register Reserved area SCI Extended Transmit Prescaler Register | C0h<br>xxh<br>00h<br>x000 0000b<br>00h<br>00h<br> | Read Only<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W | ### **INTERRUPTS** (Cont'd) #### 7.3 INTERRUPTS AND LOW POWER MODES All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in Figure 20. **Note**: If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced. #### 7.4 CONCURRENT & NESTED MANAGEMENT The following Figure 21 and Figure 22 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 22. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt. **Warning**: A stack overflow may occur without notifying the software of the failure. Figure 22. Nested Interrupt Management # ST72321BRx, ST72321BARx ST72321BJx, ST72321BKx # I/O PORTS (Cont'd) # 9.5.1 I/O Port Implementation The I/O port register configurations are summarised as follows. ### **Standard Ports** # PA5:4, PC7:0, PD7:0, PE7:3, PE1:0, PF7:3, | MODE | DDR | OR | |-------------------|-----|----| | floating input | 0 | 0 | | pull-up input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | # **Interrupt Ports** # **PA2:0**, **PB6:5**, **PB4**, **PB2:0**, **PF1:0** (with pull-up) | MODE | DDR | OR | |-------------------------|-----|----| | floating input | 0 | 0 | | pull-up interrupt input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | | MODE | DDR | OR | |--------------------------|-----|----| | floating input | 0 | 0 | | floating interrupt input | 0 | 1 | | open drain output | 1 | 0 | | push-pull output | 1 | 1 | # True Open Drain Ports PA7:6 | MODE | DDR | |------------------------------|-----| | floating input | 0 | | open drain (high sink ports) | 1 | # **Pull-Up Input Port PE2** | MODE | DDR | OR | |--------------------|-----|----| | pull-up input | 0 | Х | | open drain output* | 1 | 0 | | push-pull output* | 1 | 1 | **Table 12. Port Configuration** | Dowt | Din nome | l: | nput | Out | tput | | |---------|----------------------|----------|--------------------|-----------------|------------|--| | Port | Pin name | OR = 0 | OR = 1 | OR = 0 | OR = 1 | | | | PA7:6 | flo | pating | true open-drain | | | | Port A | PA5:4 | floating | pull-up | open drain | push-pull | | | Port A | PA3 | floating | floating interrupt | open drain | push-pull | | | | PA2:0 | floating | pull-up interrupt | open drain | push-pull | | | | PB7, PB3 | floating | floating interrupt | open drain | push-pull | | | Port B | PB6:5, PB4,<br>PB2:0 | floating | pull-up interrupt | open drain | push-pull | | | Port C | PC7:0 | floating | pull-up | open drain | push-pull | | | Port D | PD7:0 | floating | pull-up | open drain | push-pull | | | David E | PE7:3, PE1:0 | floating | pull-up | open drain | push-pull | | | Port E | PE2 | pull-up | input only | open drain* | push-pull* | | | | PF7:3 | floating | pull-up | open drain | push-pull | | | Port F | PF2 | floating | floating interrupt | open drain | push-pull | | | | PF1:0 | floating | pull-up interrupt | open drain | push-pull | | <sup>\*</sup>Pull-up always activated on PE2. # 10 ON-CHIP PERIPHERALS #### 10.1 WATCHDOG TIMER (WDG) #### 10.1.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared. #### 10.1.2 Main Features - Programmable free-running downcounter - Programmable reset - Reset (if watchdog activated) when the T6 bit reaches zero - Optional reset on HALT instruction (configurable by option byte) - Hardware Watchdog selectable by option byte # 10.1.3 Functional Description The counter value stored in the Watchdog Control register (WDGCR bits T[6:0]), is decremented every 16384 $f_{\rm OSC2}$ cycles (approx.), and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling the reset pin low for typically $30\mu s$ . The application program must write in the WDGCR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: it counts down even if the watchdog is disabled. The value to be stored in the WDGCR register must be between FFh and C0h: - The WDGA bit is set (watchdog enabled) - The T6 bit is set to prevent generating an immediate reset - The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset (see Figure 2. Approximate Timeout Duration). The timing varies between a minimum and a maximum value due to the unknown status of the prescaler when writing to the WDGCR register (see Figure 3). Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). If the watchdog is activated, the HALT instruction will generate a Reset. ### **ON-CHIP PERIPHERALS** (Cont'd) #### Input capture function This mode allows the measurement of external signal pulse widths through ARTICRx registers. Each input capture can generate an interrupt independently on a selected input signal transition. This event is flagged by a set of the corresponding CFx bits of the Input Capture Control/Status register (ARTICCSR). These input capture interrupts are enabled through the CIEx bits of the ARTICCSR register. The active transition (falling or rising edge) is software programmable through the CSx bits of the ARTICCSR register. The read only input capture registers (ARTICRx) are used to latch the auto-reload counter value when a transition is detected on the ARTICx pin (CFx bit set in ARTICCSR register). After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source. **Note**: After a capture detection, data transfer in the ARTICRx register is inhibited until it is read (clearing the CFx bit). The timer interrupt remains pending while the CFx flag is set when the interrupt is enabled (CIEx bit set). This means, the ARTICRx register has to be read at each capture event to clear the CFx flag. The timing resolution is given by auto-reload counter cycle time $(1/f_{COUNTER})$ . **Note:** During HALT mode, if both input capture and external clock are enabled, the ARTICRx register value is not guaranteed if the input capture pin and the external clock change simultaneously. # **External interrupt capability** This mode allows the Input capture capabilities to be used as external interrupt sources. The interrupts are generated on the edge of the ARTICx signal. The edge sensitivity of the external interrupts is programmable (CSx bit of ARTICCSR register) and they are independently enabled through CIEx bits of the ARTICCSR register. After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source. During HALT mode, the external interrupts can be used to wake up the micro (if the CIEx bit is set). ### 16-BIT TIMER (Cont'd) # 10.4.3.5 One Pulse Mode One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register. The One Pulse mode uses the Input Capture1 function and the Output Compare1 function. #### **Procedure:** To use One Pulse mode: - Load the OC1R register with the value corresponding to the length of the pulse (see the formula in the opposite column). - 2. Select the following in the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1 pin must be configured as floating input). - 3. Select the following in the CR2 register: - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function. - Set the OPM bit. - Select the timer clock CC[1:0] (see Table 1). Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin, the ICF1 bit is set and the value FFFDh is loaded in the IC1R register. Because the ICF1 bit is set when an active edge occurs, an interrupt can be generated if the ICIE bit is set. Clearing the Input Capture interrupt request (that is, clearing the ICF*i* bit) is done in two steps: - 1. Reading the SR register while the ICFi bit is set. - 2. An access (read or write) to the ICiLR register. The OC1R register value required for a specific timing application can be calculated using the following formula: OC*i*R Value = $$\frac{t \cdot f_{CPU}}{PRESC} - 5$$ Where: = Pulse period (in seconds) f<sub>CPU</sub> = CPU clock frequency (in hertz) PRESC = Timer prescaler factor (2, 4 or 8 depending on the CC[1:0] bits, see Table 1) If the timer clock is an external clock the formula is: $$OCiR = t * f_{FXT} - 5$$ Where: t = Pulse period (in seconds) f<sub>EXT</sub> = External timer clock frequency (in hertz) When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (See Figure 10). #### Notes: - 1. The OCF1 bit cannot be set by hardware in One Pulse mode but the OCF2 bit can generate an Output Compare interrupt. - 2. When the Pulse Width Modulation (PWM) and One Pulse mode (OPM) bits are both set, the PWM mode is the only active one. - 3. If OLVL1 = OLVL2 a continuous signal will be seen on the OCMP1 pin. - 4. The ICAP1 pin can not be used to perform input capture. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each time a valid edge occurs on the ICAP1 pin and ICF1 can also generates interrupt if ICIE is set. - 5. When One Pulse mode is used OC1R is dedicated to this mode. Nevertheless OC2R and OCF2 can be used to indicate a period of time has been elapsed but cannot generate an output waveform because the level OLVL2 is dedicated to the One Pulse mode. # SERIAL PERIPHERAL INTERFACE (Cont'd) 10.5.4 Clock Phase and Clock Polarity Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 58). **Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0). The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge Figure 58, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. **Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit. Figure 58. Data Clock Timing Diagram # SERIAL PERIPHERAL INTERFACE (Cont'd) #### 10.5.5 Error Flags ## 10.5.5.1 Master Mode Fault (MODF) Master mode fault occurs when the master device has its $\overline{SS}$ pin pulled low. When a Master mode fault occurs: - The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set. - The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral - The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: - A read access to the SPICSR register while the MODF bit is set. - 2. A write to the SPICR register. **Notes:** To avoid any conflicts in an application with multiple slaves, the $\overline{SS}$ pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. #### 10.5.5.2 Overrun Condition (OVR) An overrun condition occurs, when the master device has sent a data byte and the slave device has not cleared the SPIF bit issued from the previously transmitted byte. When an Overrun occurs: The OVR bit is set and an interrupt request is generated if the SPIE bit is set. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost. The OVR bit is cleared by reading the SPICSR register. ## 10.5.5.3 Write Collision Error (WCOL) A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. See also Section 10.5.3.2 Slave Select Management. **Note:** a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. The WCOL bit in the SPICSR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 59). Figure 59. Clearing the WCOL bit (Write Collision Flag) Software Sequence # SERIAL PERIPHERAL INTERFACE (Cont'd) 10.5.6 Low Power Modes | Mode | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on SPI. SPI interrupt events cause the device to exit from WAIT mode. | | HALT | SPI registers are frozen. In HALT mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with "exit from HALT mode" capability. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetching). If several data are received before the wake-up event, then an overrun error is generated. This error can be detected after the fetch of the interrupt routine that woke up the device. | # 10.5.6.1 Using the SPI to wakeup the MCU from Halt mode In slave configuration, the SPI is able to wakeup the ST7 device from HALT mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware. **Note:** When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the SPI exits from Slave mode, it returns to normal state immediately. Caution: The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external SS pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. So if Slave selection is configured as external (see Section 10.5.3.2), make sure the master drives a low level on the SS pin when the slave enters Halt mode. ### 10.5.7 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |------------------------------|---------------|--------------------------|----------------------|----------------------| | SPI End of Transfer<br>Event | SPIF | | Yes | Yes | | Master Mode Fault<br>Event | MODF | SPIE | Yes | No | | Overrun Error | OVR | | Yes | No | **Note**: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in # ST72321BRx, ST72321BARx ST72321BJx, ST72321BKx # SERIAL PERIPHERAL INTERFACE (Cont'd) # **Table 20. SPI Register Map and Reset Values** | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|------|------|------|------|------|------|------|------| | 0021h | SPIDR | MSB | | | | | | | LSB | | 002111 | Reset Value | Х | Х | Х | Х | Х | Х | Х | Х | | 0022h | SPICR | SPIE | SPE | SPR2 | MSTR | CPOL | CPHA | SPR1 | SPR0 | | 002211 | Reset Value | 0 | 0 | 0 | 0 | Х | х | Х | х | | 0023h | SPICSR | SPIF | WCOL | OVR | MODF | | SOD | SSM | SSI | | 002311 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## SERIAL COMMUNICATIONS INTERFACE (Cont'd) #### 10.6.4.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register. #### **Character Transmission** During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 1.). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the SCIBRR and the SCIETPR registers. - Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. - Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: - An access to the SCISR register - 2. A write to the SCIDR register The TDRE bit is set by hardware and it indicates: - The TDR register is empty. - The data transfer is beginning. - The next data can be written in the SCIDR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register. When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. When a frame transmission is complete (after the stop bit) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register. Clearing the TC bit is performed by the following software sequence: - An access to the SCISR register - 2. A write to the SCIDR register **Note:** The TDRE and TC bits are cleared by the same software sequence. #### **Break Characters** Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 2.). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. #### Idle Characters Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. **Note:** Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set, that is, before writing the next byte in the SCIDR. # ST72321BRx, ST72321BARx ST72321BJx, ST72321BKx # SERIAL COMMUNICATION INTERFACE (Cont'd) **Table 23. SCI Register Map and Reset Values** | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|------|------|------|------|------|------|------|------| | 0050h | SCISR | TDRE | TC | RDRF | IDLE | OVR | NF | FE | PE | | 005011 | Reset Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 0051h | SCIDR | MSB | | | | | | | LSB | | 005111 | Reset Value | Х | х | х | Х | Х | Х | х | х | | 0052h | SCIBRR | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | | 005211 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0053h | SCICR1 | R8 | T8 | SCID | М | WAKE | PCE | PS | PIE | | 005311 | Reset Value | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0054h | SCICR2 | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 005411 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0055h | SCIERPR | MSB | | | | | | | LSB | | 000011 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0057h | SCIPETPR | MSB | | | | | | | LSB | | 005711 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # I<sup>2</sup>C BUS INTERFACE (Cont'd) I<sup>2</sup>C STATUS REGISTER 1 (SR1) Read Only Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|-------|-----|------|-----|------|------|----| | EVF | ADD10 | TRA | BUSY | BTF | ADSL | M/SL | SB | ## Bit 7 = **EVF** Event flag. This bit is set by hardware as soon as an event occurs. It is cleared by software reading SR2 register in case of error event or as described in Figure 67. It is also cleared by hardware when the interface is disabled (PE=0). 0: No event - 1: One of the following events has occurred: - BTF=1 (Byte received or transmitted) - ADSL=1 (Address matched in Slave mode while ACK=1) - SB=1 (Start condition generated in Master mode) - AF=1 (No acknowledge received after byte transmission) - STOPF=1 (Stop condition detected in Slave mode) - ARLO=1 (Arbitration lost in Master mode) - BERR=1 (Bus error, misplaced Start or Stop condition detected) - ADD10=1 (Master has sent header byte) - Address byte successfully transmitted in Master mode. Bit 6 = **ADD10** 10-bit addressing in Master mode. This bit is set by hardware when the master has sent the first byte in 10-bit address mode. It is cleared by software reading SR2 register followed by a write in the DR register of the second address byte. It is also cleared by hardware when the peripheral is disabled (PE=0). 0: No ADD10 event occurred. 1: Master has sent first address byte (header) #### Bit 5 = **TRA** *Transmitter/Receiver*. When BTF is set, TRA=1 if a data byte has been transmitted. It is cleared automatically when BTF is cleared. It is also cleared by hardware after detection of Stop condition (STOPF=1), loss of bus arbitration (ARLO=1) or when the interface is disabled (PE=0). 0: Data byte received (if BTF=1) ### 1: Data byte transmitted ### Bit 4 = **BUSY** Bus busy. This bit is set by hardware on detection of a Start condition and cleared by hardware on detection of a Stop condition. It indicates a communication in progress on the bus. The BUSY flag of the I2CSR1 register is cleared if a Bus Error occurs. - 0: No communication on the bus - 1: Communication ongoing on the bus Note: - The BUSY flag is NOT updated when the interface is disabled (PE=0). This can have consequences when operating in Multimaster mode; i.e. a second active I<sup>2</sup>C master commencing a transfer with an unset BUSY bit can cause a conflict resulting in lost data. A software workaround consists of checking that the I<sup>2</sup>C is not busy before enabling the I<sup>2</sup>C Multimaster cell. #### Bit 3 = **BTF** Byte transfer finished. This bit is set by hardware as soon as a byte is correctly received or transmitted with interrupt generation if ITE=1. It is cleared by software reading SR1 register followed by a read or write of DR register. It is also cleared by hardware when the interface is disabled (PE=0). - Following a byte transmission, this bit is set after reception of the acknowledge clock pulse. In case an address byte is sent, this bit is set only after the EV6 event (See Figure 67). BTF is cleared by reading SR1 register followed by writing the next byte in DR register. - Following a byte reception, this bit is set after transmission of the acknowledge clock pulse if ACK=1. BTF is cleared by reading SR1 register followed by reading the byte from DR register. The SCL line is held low while BTF=1. - 0: Byte transfer not done - 1: Byte transfer succeeded Bit 2 = **ADSL** Address matched (Slave mode). This bit is set by hardware as soon as the received slave address matched with the OAR register content or a general call is recognized. An interrupt is generated if ITE=1. It is cleared by software reading SR1 register or by hardware when the interface is disabled (PE=0). The SCL line is held low while ADSL=1. - 0: Address mismatched or not received - 1: Received address matched <u> 577</u> # **INSTRUCTION SET OVERVIEW (Cont'd)** #### 11.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. | Inherent Instruction | Function | |----------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait For Interrupt (Low Power Mode) | | HALT | Halt Oscillator (Lowest Power Mode) | | RET | Sub-routine Return | | IRET | Interrupt Sub-routine Return | | SIM | Set Interrupt Mask (level 3) | | RIM | Reset Interrupt Mask (level 0) | | SCF | Set Carry Flag | | RCF | Reset Carry Flag | | RSP | Reset Stack Pointer | | LD | Load | | CLR | Clear | | PUSH/POP | Push/Pop to/from the stack | | INC/DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | MUL | Byte Multiplication | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | ## 11.1.2 Immediate Immediate instructions have 2 bytes, the first byte contains the opcode, the second byte contains the operand value. | Immediate Instruction | Function | |-----------------------|-----------------------| | LD | Load | | СР | Compare | | ВСР | Bit Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Operations | #### 11.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: #### Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. ## Direct (long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. #### 11.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three submodes: #### Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. #### Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. #### Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. #### 11.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer) The pointer address follows the opcode. The indirect addressing mode consists of two submodes: #### Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. #### Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. **577** # **COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)** Figure 90. SPI Slave Timing Diagram with CPHA=11) Figure 91. SPI Master Timing Diagram 1) #### Notes: - 1. Measurement points are done at CMOS levels: $0.3 \mathrm{xV}_{\mathrm{DD}}$ and $0.7 \mathrm{xV}_{\mathrm{DD}}$ . - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. ## **DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)** #### 14.3 DEVELOPMENT TOOLS Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers. #### 14.3.1 Starter kits ST offers complete, affordable **starter kits**. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. #### 14.3.2 Development and debugging tools Application development for ST7 is supported by fully optimizing **C Compilers** and the **ST7 Assembler-Linker** toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16KBytes of code. The range of hardware tools includes full-featured ST7-EMU3 series emulators and the low-cost RLink in-circuit debugger/programmer. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface. #### 14.3.3 Programming tools During the development cycle, the **ST7-EMU3 series emulators** and the **RLink** provide in-circuit programming capability for programming the Flash microcontroller on your application board. ST also provides a low-cost dedicated in-circuit programmer, the **ST7-STICK**, as well as **ST7 Socket Boards** which provide all the sockets required for programming any of the devices in a specific ST7 sub-family on a platform that can be used with any tool with in-circuit programming capability for ST7. For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment. #### **Evaluation boards** Three different Evaluation boards are available: - ST7232x-EVAL ST72F321/324/521 evaluation board, with ICC connector for programming capability. Provides direct connection to ST7-DVP3 emulator. Supplied with daughter boards (core module) for ST72F321, ST72324 & ST72F521. - ST7MDT20-EVC/xx<sup>1</sup> with CAB LQFP64 14x14 socket - ST7MDT20-EVY/xx<sup>1</sup> with Yamaichi LQFP64 10x10 socket **Table 29. STMicroelectronics Development Tools** | | | Programming | | | | |----------------------------|---------------|--------------------------------|--------------------|-----------------------|--------------------------| | Supported | ST7 DVP | 3 Series | ST7 EM | | | | Products | Emulator | ulator Connection kit Emulator | | Active Probe & T.E.B. | ICC Socket Board | | ST72321BAR,<br>ST72F321BAR | | ST7MDT20-T6A/<br>DVP | ST7MDT20M- | OTTMOTOOM TED | 0T70D00M/1 | | ST72321BR,<br>ST72F321BR | ST7MDT20-DVP3 | ST7MDT20-T64/<br>DVP | EMU3 | ST7MDT20M-TEB | ST7SB20M/xx <sup>1</sup> | | ST72321BJ,<br>ST72F321BJ | | ST7MDT20-T44/<br>DVP | ST7MDT20J-<br>EMU3 | ST7MDT20J-TEB | ST7SB20J/xx <sup>1</sup> | | ST72321BK,<br>ST72F321BK | ST7MDT20-DVP3 | ST7MDT20-T44/<br>DVP | ST7MDT20J-<br>EMU3 | ST7MDT20J-TEB | ST7SB20J/xx <sup>1</sup> | Note 1: Add suffix /EU, /UK, /US for the power supply of your region. 577 # **DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)** Table 30. Suggested List of Socket Types | Device | Socket (supplied with ST7MDT20M-<br>EMU3) | Emulator Adapter (supplied with ST7MDT20M-EMU3) | |---------------|-------------------------------------------|-------------------------------------------------| | LQFP64 14 x14 | CAB 3303262 | CAB 3303351 | | LQFP64 10 x10 | YAMAICHI IC149-064-*75-*5 | YAMAICHI ICP-064-6 | | LQFP44 10 X10 | YAMAICHI IC149-044-*52-*5 | YAMAICHI ICP-044-5 | | LQFP32 7 X 7 | IRONWOOD SF-QFE32SA-L-01 | IRONWOOD SK-UGA06/32A-01 | # 14.3.4 Socket and Emulator Adapter Information For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in Table 30. **Note:** Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device. For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet. #### **Related Documentation** AN 978: ST7 Visual Develop Software Key Debugging Features AN 1938: ST7 Visual Develop for ST7 Cosmic C toolset users AN 1940: ST7 Visual Develop for ST7 Assembler Linker toolset users