Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 11 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 14-SOIC (0.154", 3.90mm Width) | | Supplier Device Package | 14-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16hv610t-i-sl | ### PIC16F616/16HV616 16-Pin Diagram (QFN) **TABLE 4: PIC16F616/16HV616 16-PIN SUMMARY** | I/O | Pin | Analog | Comparators | Timers | ССР | Interrupts | Pull-ups | Basic | | | |--------------------|-----|----------|-------------|--------|----------|------------|----------|-------------|--|--| | RA0 | 12 | AN0 | C1IN+ | _ | _ | IOC | Y | ICSPDAT | | | | RA1 | 11 | AN1/VREF | C12IN0- | _ | _ | IOC | Υ | ICSPCLK | | | | RA2 | 10 | AN2 | C1OUT | T0CKI | _ | INT/IOC | Υ | _ | | | | RA3 <sup>(1)</sup> | 3 | _ | _ | _ | _ | IOC | Y(2) | MCLR/VPP | | | | RA4 | 2 | AN3 | _ | T1G | _ | IOC | Υ | OSC2/CLKOUT | | | | RA5 | 1 | _ | _ | T1CKI | _ | IOC | Υ | OSC1/CLKIN | | | | RC0 | 9 | AN4 | C2IN+ | _ | _ | _ | _ | _ | | | | RC1 | 8 | AN5 | C12IN1- | _ | _ | _ | _ | _ | | | | RC2 | 7 | AN6 | C12IN2- | _ | P1D | _ | _ | _ | | | | RC3 | 6 | AN7 | C12IN3- | _ | P1C | _ | _ | _ | | | | RC4 | 5 | _ | C2OUT | _ | P1B | _ | _ | _ | | | | RC5 | 4 | _ | _ | _ | CCP1/P1A | _ | _ | _ | | | | _ | 16 | _ | _ | _ | _ | _ | _ | Vdd | | | | _ | 13 | _ | _ | _ | _ | _ | _ | Vss | | | Note 1: Input only. **2:** Only when pin is configured for external $\overline{MCLR}$ . #### **Table of Contents** | 1.0 | Device Overview | 9 | |-------|-------------------------------------------------------------------------------------------------|-----| | 2.0 | Memory Organization | 13 | | 3.0 | Oscillator Module | 27 | | 4.0 | I/O Ports | 33 | | 5.0 | Timer0 Module | 45 | | 6.0 | Timer1 Module with Gate Control | 49 | | 7.0 | Timer2 Module (PIC16F616/16HV616 only) | 55 | | 8.0 | Comparator Module | 57 | | 9.0 | Analog-to-Digital Converter (ADC) Module (PIC16F616/16HV616 only) | 73 | | 10.0 | Enhanced Capture/Compare/PWM (With Auto-Shutdown and Dead Band) Module (PIC16F616/16HV616 Only) | 85 | | 11.0 | Voltage Regulator | 107 | | 12.0 | Special Features of the CPU | 109 | | 13.0 | Instruction Set Summary | 129 | | 14.0 | Development Support | 139 | | 15.0 | Electrical Specifications | 143 | | 16.0 | DC and AC Characteristics Graphs and Tables | 173 | | 17.0 | Packaging Information | 197 | | Appe | endix A:Data Sheet Revision History | 205 | | Appe | endix B: Migrating from other PIC <sup>®</sup> Devices | 206 | | Index | · · · · · · · · · · · · · · · · · · · | 207 | | The I | Microchip Web Site | 211 | | Custo | omer Change Notification Service | 211 | | Custo | omer Support | 211 | | Read | ler Response | 212 | | Prod | uct Identification System | 213 | | World | dwide Sales and Service | 214 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). ### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. **TABLE 1-2:** PIC16F616/16HV616 PINOUT DESCRIPTION | Name | Function | Input<br>Type | Output<br>Type | Description | |------------------------------|----------|---------------|----------------|------------------------------------------------------| | RA0/AN0/C1IN+/ICSPDAT | RA0 | TTL | CMOS | PORTA I/O with prog. pull-up and interrupt-on-change | | | AN0 | AN | _ | A/D Channel 0 input | | | C1IN+ | AN | _ | Comparator C1 non-inverting input | | | ICSPDAT | ST | CMOS | Serial Programming Data I/O | | RA1/AN1/C12IN0-/VREF/ICSPCLK | RA1 | TTL | CMOS | PORTA I/O with prog. pull-up and interrupt-on-change | | | AN1 | AN | _ | A/D Channel 1 input | | | C12IN0- | AN | _ | Comparators C1 and C2 inverting input | | | VREF | AN | _ | External Voltage Reference for A/D | | | ICSPCLK | ST | _ | Serial Programming Clock | | RA2/AN2/T0CKI/INT/C1OUT | RA2 | ST | CMOS | PORTA I/O with prog. pull-up and interrupt-on-change | | | AN2 | AN | _ | A/D Channel 2 input | | | T0CKI | ST | _ | Timer0 clock input | | | INT | ST | _ | External Interrupt | | | C1OUT | _ | CMOS | Comparator C1 output | | RA3/MCLR/VPP | RA3 | TTL | _ | PORTA input with interrupt-on-change | | | MCLR | ST | | Master Clear w/internal pull-up | | | VPP | HV | | Programming voltage | | DA 4/ANO TAO (0000/01 KOLIT | | | 01100 | | | RA4/AN3/T1G/OSC2/CLKOUT | RA4 | TTL | CMOS | PORTA I/O with prog. pull-up and interrupt-on-change | | | AN3 | AN | | A/D Channel 3 input | | | T1G | ST | _ | Timer1 gate (count enable) | | | OSC2 | _ | XTAL | Crystal/Resonator | | | CLKOUT | _ | CMOS | Fosc/4 output | | RA5/T1CKI/OSC1/CLKIN | RA5 | TTL | CMOS | PORTA I/O with prog. pull-up and interrupt-on-change | | | T1CKI | ST | _ | Timer1 clock input | | | OSC1 | XTAL | _ | Crystal/Resonator | | | CLKIN | ST | _ | External clock input/RC oscillator connection | | RC0/AN4/C2IN+ | RC0 | TTL | CMOS | PORTC I/O | | | AN4 | AN | _ | A/D Channel 4 input | | | C2IN+ | AN | _ | Comparator C2 non-inverting input | | RC1/AN5/C12IN1- | RC1 | TTL | CMOS | PORTC I/O | | | AN5 | AN | _ | A/D Channel 5 input | | | C12IN1- | AN | _ | Comparators C1 and C2 inverting input | | RC2/AN6/C12IN2-/P1D | RC2 | TTL | CMOS | PORTC I/O | | | AN6 | AN | _ | A/D Channel 6 input | | | C12IN2- | AN | _ | Comparators C1 and C2 inverting input | | | P1D | _ | CMOS | PWM output | | RC3/AN7/C12IN3-/P1C | RC3 | TTL | CMOS | PORTC I/O | | | AN7 | AN | _ | A/D Channel 7 input | | | C12IN3- | AN | _ | Comparators C1 and C2 inverting input | | | P1C | _ | CMOS | PWM output | | RC4/C2OUT/P1B | RC4 | TTL | CMOS | PORTC I/O | | | C2OUT | _ | CMOS | Comparator C2 output | | | P1B | _ | CMOS | PWM output | | RC5/CCP1/P1A | RC5 | TTL | CMOS | PORTC I/O | | | CCP1 | ST | CMOS | Capture input/Compare output | | | P1A | | CMOS | PWM output | | VDD | VDD | Power | | Positive supply | | Vss | Vss | Power | | Ground reference | Legend: AN = Analog input or output CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL compatible input HV = High Voltage XTAL = Crystal ### 2.2.2.6 PCON Register The Power Control (PCON) register (see Table 12-2) contains flag bits to differentiate between a: - Power-on Reset (POR) - Brown-out Reset (BOR) - Watchdog Timer Reset (WDT) - External MCLR Reset The $\overline{PCON}$ register also controls the software enable of the $\overline{BOR}$ . The PCON register bits are shown in Register 2-6. #### REGISTER 2-6: PCON: POWER CONTROL REGISTER | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 <sup>(1)</sup> | |-------|-----|-----|-----|-----|-----|-------|----------------------| | _ | _ | _ | _ | _ | _ | POR | BOR | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | l as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7-2 Unimplemented: Read as '0' bit 1 POR: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0 **BOR:** Brown-out Reset Status bit 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) Note 1: Reads as '0' if Brown-out Reset is disabled. #### 3.4.1.1 OSCTUNE Register The oscillator is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 3-1). The default value of the OSCTUNE register is '0'. The value is a 5-bit two's complement number. When the OSCTUNE register is modified, the frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred. #### REGISTER 3-1: OSCTUNE: OSCILLATOR TUNING REGISTER | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|-------|-------|-------| | _ | _ | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-5 **Unimplemented:** Read as '0' bit 4-0 **TUN<4:0>:** Frequency Tuning bits 01111 = Maximum frequency 01110 = • \_ 00001 = 00000 = Oscillator module is running at the manufacturer calibrated frequency. 11111 = • • 10000 = Minimum frequency #### TABLE 3-2: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> | |-----------------------|--------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------| | CONFIG <sup>(2)</sup> | IOSCFS | CP | MCLRE | PWRTE | WDTE | FOSC2 | FOSC1 | FOSC0 | _ | _ | | OSCTUNE | _ | _ | _ | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 | 0 0000 | u uuuu | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by oscillators. Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. 2: See Configuration Word register (Register 12-1) for operation of all register bits. NOTES: #### 8.10 Comparator SR Latch The SR latch module provides additional control of the comparator outputs. The module consists of a single SR latch and output multiplexers. The SR latch can be set, reset or toggled by the comparator outputs. The SR latch may also be set or reset, independent of comparator output, by control bits in the SRCON0 control register. The SR latch output multiplexers select whether the latch outputs or the comparator outputs are directed to the I/O port logic for eventual output to a pin. The SR latch also has a variable clock, which is connected to the set input of the latch. The SRCLKEN bit of SRCON0 enables the SR latch set clock. The clock will periodically pulse the set input of the latch. Control over the frequency of the SR latch set clock is provided by the SRCS<1:0> bits of SRCON1 register. #### 8.10.1 LATCH OPERATION The latch is a Set-Reset latch that does not depend on a clock source. Each of the Set and Reset inputs are active-high. Each latch input is connected to a comparator output and a software controlled pulse generator. The latch can be set by C10UT or the PULSS bit of the SRCON0 register. The latch can be reset by C20UT or the PULSR bit of the SRCON0 register. The latch is reset-dominant, therefore, if both Set and Reset inputs are high the latch will go to the Reset state. Both the PULSS and PULSR bits are self resetting which means that a single write to either of the bits is all that is necessary to complete a latch Set or Reset operation. #### 8.10.2 LATCH OUTPUT The SR<1:0> bits of the SRCON0 register control the latch output multiplexers and determine four possible output configurations. In these four configurations, the CxOUT I/O port logic is connected to: - C1OUT and C2OUT - C1OUT and SR latch Q - C2OUT and SR latch Q - SR latch Q and Q After any Reset, the default output configuration is the unlatched C10UT and C20UT mode. This maintains compatibility with devices that do not have the SR latch feature. The applicable TRIS bits of the corresponding ports must be cleared to enable the port pin output drivers. Additionally, the CxOE comparator output enable bits of the CMxCON0 registers must be set in order to make the comparator or latch outputs available on the output pins. The latch configuration enable states are completely independent of the enable states for the comparators. FIGURE 8-8: SR LATCH SIMPLIFIED BLOCK DIAGRAM #### **Reverse Mode** Note 1: At this time, the TMR2 register is equal to the PR2 register. 2: Output signal is shown as active-high. #### 12.3.5 TIME-OUT SEQUENCE On power-up, the time-out sequence is as follows: - · PWRT time-out is invoked after POR has expired. - OST is activated after the PWRT time-out has expired. The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in EC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 12-4, Figure 12-5 and Figure 12-6 depict time-out sequences. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then, bringing MCLR high will begin execution immediately (see Figure 12-5). This is useful for testing purposes or to synchronize more than one PIC16F610/616/16HV610/616 device operating in parallel. Table 12-5 shows the Reset conditions for some special registers, while Table 12-4 shows the Reset conditions for all the registers. ### 12.3.6 POWER CONTROL (PCON) REGISTER The Power Control register PCON (address 8Eh) has two Status bits to indicate what type of Reset occurred last. Bit 0 is BOR (Brown-out). BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent Resets to see if $\overline{BOR} = 0$ , indicating that a Brown-out has occurred. The $\overline{BOR}$ Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (BOREN<1:0> = 00 in the Configuration Word register). Bit 1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if POR is '0', it will indicate that a Power-on Reset has occurred (i.e., VDD may have gone too low). For more information, see **Section 12.3.4** "**Brown-out Reset (BOR)**". TABLE 12-1: TIME-OUT IN VARIOUS SITUATIONS | Oscillator Configuration | Powe | er-up | Brown-o | Wake-up from | | |--------------------------|---------------------|-------------|---------------------|--------------|-------------| | Oscillator Configuration | PWRTE = 0 | PWRTE = 1 | PWRTE = 0 | PWRTE = 1 | Sleep | | XT, HS, LP | TPWRT + 1024 • Tosc | 1024 • Tosc | TPWRT + 1024 • Tosc | 1024 • Tosc | 1024 • Tosc | | RC, EC, INTOSC | TPWRT | _ | TPWRT | _ | _ | TABLE 12-2: STATUS/PCON BITS AND THEIR SIGNIFICANCE | POR | BOR | TO | PD | Condition | | | | |-----|-----|----|----|------------------------------------|--|--|--| | 0 | x | 1 | 1 | Power-on Reset | | | | | u | 0 | 1 | 1 | Brown-out Reset | | | | | u | u | 0 | u | WDT Reset | | | | | u | u | 0 | 0 | WDT Wake-up | | | | | u | u | u | u | MCLR Reset during normal operation | | | | | u | u | 1 | 0 | MCLR Reset during Sleep | | | | **Legend:** u = unchanged, x = unknown TABLE 12-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT RESET | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets <sup>(1)</sup> | |--------|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|------------------------------------------------| | PCON | _ | _ | _ | _ | _ | _ | POR | BOR | qq | uu | | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | **Legend:** u = unchanged, x = unknown, -= unimplemented bit, reads as '0', <math>q = value depends on condition. Shaded cells are not used by BOR. Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. ### 12.10 In-Circuit Serial Programming™ The PIC16F610/616/16HV610/616 microcontrollers can be serially programmed while in the end application circuit. This is simply done with five connections for: - clock - data - power - · ground - · programming voltage This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. The device is placed into a Program/Verify mode by holding the RA0 and RA1 pins low, while raising the MCLR (VPP) pin from VIL to VIHH. See the *Memory Programming Specification* (DS41284) for more information. RA0 becomes the programming data and RA1 becomes the programming clock. Both RA0 and RA1 are Schmitt Trigger inputs in Program/Verify mode. A typical In-Circuit Serial Programming connection is shown in Figure 12-10. FIGURE 12-10: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING™ Note: To erase the device VDD must be above the Bulk Erase VDD minimum given in the Memory Programming Specification (DS41284) ### 12.11 In-Circuit Debugger Since in-circuit debugging requires access to three pins, MPLAB® ICD 2 development with an 14-pin device is not practical. A special 28-pin PIC16F610/616/16HV610/616 ICD device is used with MPLAB ICD 2 to provide separate clock, data and MCLR pins and frees all normally available pins to the user. A special debugging adapter allows the ICD device to be used in place of a PIC16F610/616/16HV610/616 device. The debugging adapter is the only source of the ICD device. When the $\overline{\text{ICD}}$ pin on the PIC16F610/616/16HV610/616 ICD device is held low, the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB ICD 2. When the microcontroller has this feature enabled, some of the resources are not available for general use. Table 12-9 shows which features are consumed by the background debugger. TABLE 12-9: DEBUGGER RESOURCES | Resource | Description | |----------------|-------------------------------------| | I/O pins | ICDCLK, ICDDATA | | Stack | 1 level | | Program Memory | Address 0h must be NOP<br>700h-7FFh | For more information, see "MPLAB® ICD 2 In-Circuit Debugger User's Guide" (DS51331), available on Microchip's web site (www.microchip.com). | SUBWF | Subtract W | from f | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--| | Syntax: | [ <i>label</i> ] Sl | JBWF f,d | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | (f) - (W) $\rightarrow$ (destination) | | | | | | | | Status Affected: | C, DC, Z | | | | | | | | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | | | <b>C</b> = 0 | W > f | | | | | | | | <b>C</b> = 1 | $W \le f$ | | | | | | | | <b>DC</b> = 0 | W<3:0> > f<3:0> | | | | | | | | DC = 1 | W<3:0> ≤ f<3:0> | | | | | | | XORWF | Exclusive OR W with f | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] XORWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .XOR. (F.) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | SWAPF | Swap Nibbles in f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] SWAPF f,d | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | Operation: | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$ | | Status Affected: | None | | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. | | XORLW | Exclusive OR literal with W | |------------------|-------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] XORLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | Status Affected: | Z | | Description: | The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register. | # 15.3 DC Characteristics: PIC16HV610/616-I (Industrial) PIC16HV610/616-E (Extended) | DC CHARACTERISTICS | | | ard Opera<br>ing temp | | -40°C ≤ | otherwise stated) 5°C for industrial 25°C for extended | | |--------------------|----------------------------------------|--------|-----------------------|-------|---------|--------------------------------------------------------|-------------------------------------| | Param | Device Characteristics | Min | Tunt | Max | Units | | Conditions | | No. | Device Characteristics | IVIIII | Typ† | IVIAX | Ullis | VDD | Note | | D010 | Supply Current (IDD) <sup>(1, 2)</sup> | _ | 160 | 230 | μΑ | 2.0 | Fosc = 32 kHz | | | PIC16HV610/616 | _ | 240 | 310 | μΑ | 3.0 | LP Oscillator mode | | | | _ | 280 | 400 | μΑ | 4.5 | | | D011* | | _ | 270 | 380 | μΑ | 2.0 | Fosc = 1 MHz | | | | _ | 400 | 560 | μΑ | 3.0 | XT Oscillator mode | | | | _ | 520 | 780 | μΑ | 4.5 | | | D012 | | _ | 380 | 540 | μΑ | 2.0 | Fosc = 4 MHz | | | | _ | 575 | 810 | μΑ | 3.0 | XT Oscillator mode | | | | _ | 0.875 | 1.3 | mA | 4.5 | | | D013* | | _ | 215 | 310 | μΑ | 2.0 | Fosc = 1 MHz | | | | _ | 375 | 565 | μΑ | 3.0 | EC Oscillator mode | | | | _ | 570 | 870 | μΑ | 4.5 | | | D014 | | _ | 330 | 475 | μΑ | 2.0 | FOSC = 4 MHz | | | | _ | 550 | 800 | μΑ | 3.0 | EC Oscillator mode | | | | _ | 0.85 | 1.2 | mA | 4.5 | | | D016* | | _ | 310 | 435 | μΑ | 2.0 | FOSC = 4 MHz | | | | _ | 500 | 700 | μΑ | 3.0 | INTOSC mode | | | | _ | 0.74 | 1.1 | mA | 4.5 | | | D017 | | | 460 | 650 | μΑ | 2.0 | FOSC = 8 MHz | | | | | 0.75 | 1.1 | mA | 3.0 | INTOSC mode | | | | _ | 1.2 | 1.6 | mA | 4.5 | | | D018 | | _ | 320 | 465 | μΑ | 2.0 | FOSC = 4 MHz | | | | | 510 | 750 | μΑ | 3.0 | EXTRC mode <sup>(3)</sup> | | | | _ | 0.770 | 1.0 | mA | 4.5 | | | D019 | | _ | 2.5 | 3.4 | mA | 4.5 | Fosc = 20 MHz<br>HS Oscillator mode | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in $k\Omega$ . <sup>†</sup> Data in "Typ" column is at 4.5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ### 15.4 DC Characteristics: PIC16F610/616- I (Industrial) | DC CHARACTERISTICS | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial | | | | | | | | |--------------------|------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----|-------------------------------------------------------|--|--|--| | Param | Device Characteristics | Min | Typt | Max | Units | | Conditions | | | | | No. | Device Characteristics | IVIIII | Тур† | IVIAX | Units | VDD | Note | | | | | D020 | Power-down Base<br>Current(IPD) <sup>(2)</sup> | _ | 0.05 | 0.9 | μΑ | 2.0 | WDT, BOR, Comparators, VREF and T1OSC disabled | | | | | | | _ | 0.15 | 1.2 | μΑ | 3.0 | | | | | | | PIC16F610/616 | _ | 0.35 | 1.5 | μΑ | 5.0 | | | | | | | | _ | 150 | 500 | nA | 3.0 | $-40^{\circ}C \le TA \le +25^{\circ}C$ for industrial | | | | | D021 | | _ | 0.5 | 1.5 | μΑ | 2.0 | WDT Current <sup>(1)</sup> | | | | | | | _ | 2.5 | 4.0 | μΑ | 3.0 | | | | | | | | _ | 9.5 | 17 | μΑ | 5.0 | | | | | | D022 | | _ | 5.0 | 9 | μΑ | 3.0 | BOR Current <sup>(1)</sup> | | | | | | | _ | 6.0 | 12 | μΑ | 5.0 | | | | | | D023 | | _ | 105 | 115 | μΑ | 2.0 | Comparator Current <sup>(1)</sup> , both | | | | | | | _ | 110 | 125 | μΑ | 3.0 | comparators enabled | | | | | | | _ | 116 | 140 | μΑ | 5.0 | | | | | | D024 | | _ | 50 | 60 | μΑ | 2.0 | Comparator Current <sup>(1)</sup> , single | | | | | | | _ | 55 | 65 | μΑ | 3.0 | comparator enabled | | | | | | | _ | 60 | 75 | μΑ | 5.0 | | | | | | D025 | | _ | 30 | 40 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (high range) | | | | | | | _ | 45 | 60 | μΑ | 3.0 | | | | | | | | _ | 75 | 105 | μΑ | 5.0 | | | | | | D026* | | _ | 39 | 50 | μΑ | 2.0 | CVREF Current <sup>(1)</sup> (low range) | | | | | | | | 59 | 80 | μΑ | 3.0 | | | | | | | | _ | 98 | 130 | μΑ | 5.0 | | | | | | D027 | | | 5.5 | 10 | μΑ | 2.0 | T1OSC Current <sup>(1)</sup> , 32.768 kHz | | | | | | | _ | 7.0 | 12 | μΑ | 3.0 | | | | | | | | | 8.5 | 14 | μΑ | 5.0 | (0) | | | | | D028 | | | 0.2 | 1.6 | μΑ | 3.0 | A/D Current <sup>(1)</sup> , no conversion in | | | | | | | _ | 0.36 | 1.9 | μΑ | 5.0 | progress. | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral $\Delta$ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption. <sup>2:</sup> The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD. #### **TABLE 15-7: COMPARATOR SPECIFICATIONS** | | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------|-----|-------|-----------|-------|----------|--| | Param<br>No. | Sym | Characteristics | | Min | Тур† | Max | Units | Comments | | | CM01 | Vos | Input Offset Voltage(2) | | | ± 5.0 | ± 10 | mV | | | | CM02 | Vсм | Input Common Mode Voltage | | 0 | _ | VDD - 1.5 | V | | | | CM03* | CMRR | Common Mode Rejection Ratio | | +55 | _ | _ | dB | | | | CM04* | TRT | Response Time <sup>(1)</sup> | Falling | _ | 150 | 600 | ns | | | | | | | Rising | _ | 200 | 1000 | ns | | | | CM05* | Тмс2coV | Comparator Mode Change to Out | put Valid | _ | _ | 10 | μS | | | | CM06* | VHYS | Input Hysteresis Voltage | | _ | 45 | 60 | mV | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Response time is measured with one comparator input at (VDD 1.5)/2 100 mV to (VDD 1.5)/2 + 20 mV. The other input is at (VDD -1.5)/2. - 2: Input offset voltage is measured with one comparator input at (VDD 1.5V)/2. ### TABLE 15-8: COMPARATOR VOLTAGE REFERENCE (CVREF) SPECIFICATIONS | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ | | | | | | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------|------------------|----------------|------------|---------------------------------------------|--| | Param<br>No. | Sym | Characteristics | Min | Тур† | Max | Units | Comments | | | CV01 | CLSB | Step Size <sup>(2)</sup> | _<br>_ | VDD/24<br>VDD/32 | | V<br>V | Low Range (VRR = 1)<br>High Range (VRR = 0) | | | CV02 | CACC | Absolute Accuracy <sup>(3)</sup> | _ | _ | ± 1/2<br>± 1/2 | LSb<br>LSb | Low Range (VRR = 1)<br>High Range (VRR = 0) | | | CV03 | CR | Unit Resistor Value (R) | _ | 2k | _ | Ω | | | | CV04 | CsT | Settling Time <sup>(1)</sup> | _ | _ | 10 | μS | | | - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Settling time measured while VRR = 1 and VR<3:0> transitions from '0000' to '1111'. - 2: See Section 8.11 "Comparator Voltage Reference" for more information. - **3:** Absolute Accuracy when CVREF output is $\leq$ (VDD-1.5). #### TABLE 15-9: VOLTAGE REFERENCE SPECIFICATIONS | VR Voltage Reference Specifications | | | Standard Operating Conditions (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +125°C | | | | | | |-------------------------------------|---------|---------------------|---------------------------------------------------------------------------------------------------|------|------|-------|----------|--| | Param<br>No. | Symbol | Characteristics | Min | Тур | Max | Units | Comments | | | VR01 | VP6out | VP6 voltage output | 0.50 | 0.6 | 0.7 | V | | | | VR02 | V1P2out | V1P2 voltage output | 1.05 | 1.20 | 1.35 | V | | | | VR03* | TSTABLE | Settling Time | _ | 10 | _ | μS | | | <sup>\*</sup> These parameters are characterized but not tested. TABLE 15-10: SHUNT REGULATOR SPECIFICATIONS (PIC16HV610/616 only) | SHUNT REGULATOR CHARACTERISTICS | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ | | | | | | |---------------------------------|---------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------------------------------------|--| | Param<br>No. | Symbol | Characteristics | Min | Тур | Max | Units | Comments | | | SR01 | VSHUNT | Shunt Voltage | 4.75 | 5 | 5.4 | V | | | | SR02 | ISHUNT | Shunt Current | 4 | _ | 50 | mA | | | | SR03* | TSETTLE | Settling Time | _ | _ | 150 | ns | To 1% of final value | | | SR04 | CLOAD | Load Capacitance | 0.01 | _ | 10 | μF | Bypass capacitor on VDD pin | | | SR05 | ΔISNT | Regulator operating current | _ | 180 | _ | μА | Includes band gap reference current | | <sup>\*</sup> These parameters are characterized but not tested. ### TABLE 15-11: PIC16F616/16HV616 A/D CONVERTER (ADC) CHARACTERISTICS: | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40$ °C $\leq$ TA $\leq$ +125°C | | | | | | | | | |---------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------|------|----------|-------|------------------------------------------------------------------|--|--| | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | AD01 | NR | Resolution | _ | _ | 10 bits | bit | | | | | AD02 | EIL | Integral Error | _ | _ | ±1 | LSb | VREF = 5.12V <sup>(5)</sup> | | | | AD03 | EDL | Differential Error | _ | _ | ±1 | LSb | No missing codes to 10 bits<br>VREF = 5.12V <sup>(5)</sup> | | | | AD04 | Eoff | Offset Error | _ | +1.5 | + 2.0 | LSb | VREF = 5.12V <sup>(5)</sup> | | | | AD07 | Egn | Gain Error | _ | _ | ±1 | LSb | VREF = 5.12V <sup>(5)</sup> | | | | AD06<br>AD06A | VREF | Reference Voltage <sup>(3)</sup> | 2.2<br>2.5 | _ | —<br>VDD | V | Absolute minimum to ensure 1 LSb accuracy | | | | AD07 | Vain | Full-Scale Range | Vss | _ | VREF | V | | | | | AD08 | ZAIN | Recommended<br>Impedance of Analog<br>Voltage Source | _ | _ | 10 | kΩ | | | | | AD09* | IREF | VREF Input Current <sup>(3)</sup> | 10 | _ | 1000 | μА | During VAIN acquisition. Based on differential of VHOLD to VAIN. | | | | | | | _ | _ | 50 | μА | During A/D conversion cycle. | | | These parameters are characterized but not tested. - Note 1: Total Absolute Error includes integral, differential, offset and gain errors. - 2: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes. - **3:** ADC VREF is from external VREF or VDD pin, whichever is selected as reference input. - **4:** When ADC is off, it will not consume any current other than leakage current. The power-down current specification includes any such leakage from the ADC module. - **5:** VREF = 5V for PIC16HV616. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 16-26: PIC16HV610/616 IDD EXTRC (4 MHz) vs. VDD FIGURE 16-27: PIC16HV610/616 IPD BASE vs. VDD FIGURE 16-28: PIC16HV610/616 IPD COMPARATOR (SINGLE ON) vs. VDD FIGURE 16-49: 0.6V REFERENCE VOLTAGE vs. TEMP (TYPICAL) FIGURE 16-50: 1.2V REFERENCE VOLTAGE vs. TEMP (TYPICAL) FIGURE 16-51: SHUNT REGULATOR VOLTAGE vs. INPUT CURRENT (TYPICAL) FIGURE 16-52: SHUNT REGULATOR VOLTAGE vs. TEMP (TYPICAL) FIGURE 16-53: COMPARATOR RESPONSE TIME (RISING EDGE) ### **INDEX** | A | | RC2 and RC3 Pins | 43 | |-------------------------------------------|------------|------------------------------------------------|-------| | A/D | | RC4 Pin | 44 | | Specifications | . 165, 166 | RC5 Pin | | | Absolute Maximum Ratings | • | Resonator Operation | | | AC Characteristics | | Timer1 | | | Industrial and Extended | 157 | Timer2 | | | Load Conditions | | TMR0/WDT Prescaler | | | ADC | 73 | Watchdog Timer | | | Acquisition Requirements | | Brown-out Reset (BOR) | | | Associated registers | | Associated Registers | | | Block Diagram | | Specifications | | | Calculating Acquisition Time | | Timing and Characteristics | 160 | | Channel Selection | | С | | | Configuration | | _ | | | Configuring Interrupt | 76 | C Compilers | | | Conversion Clock | | MPLAB C18 | | | Conversion Procedure | 76 | Calibration Bits | | | Internal Sampling Switch (Rss) Impedance | 81 | Capture Module. See Enhanced Capture/Compare/P | VVIV | | Interrupts | | (ECCP) | | | Operation | | Capture/Compare/PWM (CCP) | | | Operation During Sleep | | Associated registers w/ Capture/Compare/PWM 87 | , 89, | | Port Configuration | | 105 | | | Reference Voltage (VREF) | | Capture Mode | | | Result Formatting | | CCP1 Pin Configuration | | | Source Impedance | | Compare Mode | | | Special Event Trigger | | CCP1 Pin Configuration | | | Starting an A/D Conversion | | Software Interrupt Mode | | | ADCON0 Register | | Special Event Trigger | | | ADCON1 Register | | Timer1 Mode Selection | , | | ADRESH Register (ADFM = 0) | | Prescaler | | | ADRESH Register (ADFM = 1) | | PWM Mode | | | ADRESL Register (ADFM = 0) | | Duty Cycle | | | ADRESL Register (ADFM = 1) | 80 | Effects of Reset | | | Analog-to-Digital Converter. See ADC | | Example PWM Frequencies and Resolutions | | | ANSEL Register | 34 | MHzExample PWM Frequencies and Resolution | | | Assembler | | MHz | | | MPASM Assembler | 140 | Operation in Sleep Mode | | | В | | Setup for Operation | | | | | System Clock Frequency Changes | | | Block Diagrams | | PWM Period | | | (CCP) Capture Mode Operation | | Setup for PWM Operation | | | ADC | | CCP1CON (Enhanced) Register | | | ADC Transfer Function | | Clock Sources | 00 | | Analog Input Model | | External Modes | 28 | | CCP PWM | | EC | | | Clock Source | | HS | | | Comparator C1 | | LP | | | Comparator C2 | | OST | | | Compare Mode Operation | 88 | RC | | | Crystal Operation | | XT | | | External RC Mode | | Internal Modes | | | In-Circuit Serial Programming Connections | | INTOSC | | | Interrupt Logic | | INTOSCIO | | | MCLR Circuit | | CM1CON0 Register | | | On-Chip Reset Circuit | | CM2CON0 Register | | | PIC16F610/16HV610 | | CM2CON1 Register | | | PIC16F616/16HV616 | | Code Examples | 00 | | PWM (Enhanced) | | A/D Conversion | 77 | | RA0 and RA1 Pins | | Assigning Prescaler to Timer0 | | | RA2 Pins | | Assigning Prescaler to WDT | | | RA3 Pin | | Changing Between Capture Prescalers | | | RA4 Pin | | Indirect Addressing | | | RA5 Pin | | Initializing PORTA | | | RC0 and RC1 Pins | 43 | | |