



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 11                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5V                                                                   |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 16-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 16-QFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16hv616-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains:

- the arithmetic status of the ALU
- · the Reset status

-n = Value at POR

• the bank select bits for data memory (RAM)

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as `000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits, see the **Section 13.0 "Instruction Set Summary"**.

- Note 1: Bits IRP and RP1 of the STATUS register are not used by the PIC16F610/616/16HV610/616 and should be maintained as clear. Use of these bits is not recommended, since this may affect upward compatibility with future products.
  - 2: The <u>C</u> and <u>DC</u> bits operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

x = Bit is unknown

# REGISTER 2-1: STATUS: STATUS REGISTER

'1' = Bit is set

| Reserved         | Reserved | R/W-0           | R-1 | R-1          | R/W-x              | R/W-x | R/W-x |
|------------------|----------|-----------------|-----|--------------|--------------------|-------|-------|
| IRP              | RP1      | RP0             | TO  | PD           | Z                  | DC    | С     |
| bit 7            |          |                 |     |              |                    |       | bit 0 |
|                  |          |                 |     |              |                    |       |       |
| Legend:          |          |                 |     |              |                    |       |       |
| R = Readable bit |          | W = Writable bi | t   | U = Unimplem | ented bit, read as | '0'   |       |

'0' = Bit is cleared

| bit 7   | IRP: This bit is reserved and should be maintained as '0'                                                                                                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | RP1: This bit is reserved and should be maintained as '0'                                                                                                                                                                                            |
| bit 5   | <b>RP0:</b> Register Bank Select bit (used for direct addressing)<br>1 = Bank 1 (80h – FFh)<br>0 = Bank 0 (00h – 7Fh)                                                                                                                                |
| bit 4   | TO: Time-out bit                                                                                                                                                                                                                                     |
|         | <ul> <li>1 = After power-up, CLRWDT instruction or SLEEP instruction</li> <li>0 = A WDT time-out occurred</li> </ul>                                                                                                                                 |
| bit 3   | <b>PD:</b> Power-down bit<br>1 = After power-up or by the CLRWDT instruction<br>0 = By execution of the SLEEP instruction                                                                                                                            |
| bit 2   | <b>Z:</b> Zero bit<br>1 = The result of an arithmetic or logic operation is zero<br>0 = The result of an arithmetic or logic operation is not zero                                                                                                   |
| bit 1   | <b>DC:</b> Digit Carry/Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions), For Borrow, the polarity is reversed.<br>1 = A carry-out from the 4th low-order bit of the result occurred<br>0 = No carry-out from the 4th low-order bit of the result |
| bit 0   | <b>C</b> : Carry/Borrow bit <sup>(1)</sup> (ADDWF, ADDLW, SUBLW, SUBWF instructions)<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                |
| Note 1: | For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register.     |

NOTES:

# 5.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 8-bit prescaler (shared with Watchdog Timer)
- · Programmable internal or external clock source
- Programmable external clock edge selection
- Interrupt on overflow

Figure 5-1 is a block diagram of the Timer0 module.

# 5.1 Timer0 Operation

When used as a timer, the Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 5.1.1 8-BIT TIMER MODE

When used as a timer, the Timer0 module will increment every instruction cycle (without prescaler). Timer mode is selected by clearing the T0CS bit of the OPTION register to '0'.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

Note: The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

#### 5.1.2 8-BIT COUNTER MODE

When used as a counter, the Timer0 module will increment on every rising or falling edge of the T0CKI pin. The incrementing edge is determined by the T0SE bit of the OPTION register. Counter mode is selected by setting the T0CS bit of the OPTION register to '1'.





| R/W-0      | ) R-0                                                                                                                                                                                                                                                        | R/W-0                                                                                                       | R/W-0                                                                             | U-0                              | R/W-0           | R/W-0                       | R/W-0              |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|-----------------|-----------------------------|--------------------|--|
| C2ON       | C2OUT                                                                                                                                                                                                                                                        | C2OE                                                                                                        | C2POL                                                                             | —                                | C2R             | C2CH1                       | C2CH0              |  |
| bit 7      |                                                                                                                                                                                                                                                              |                                                                                                             |                                                                                   |                                  |                 |                             | bit 0              |  |
|            |                                                                                                                                                                                                                                                              |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| Legend:    |                                                                                                                                                                                                                                                              |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| R = Read   | able bit                                                                                                                                                                                                                                                     | W = Writable                                                                                                | bit                                                                               | U = Unimple                      | mented bit, rea | ad as '0'                   |                    |  |
| -n = Value | e at POR                                                                                                                                                                                                                                                     | '1' = Bit is set                                                                                            |                                                                                   | '0' = Bit is cl                  | eared           | x = Bit is unki             | x = Bit is unknown |  |
| bit 7      | <b>C2ON:</b> Comparator C2 Enable bit<br>1 = Comparator C2 is enabled<br>0 = Comparator C2 is disabled                                                                                                                                                       |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| bit 6      | <b>C2OUT:</b> Comparator C2 Output bit<br>If C2POL = 1 (inverted polarity):<br>C2OUT = 0 when C2VIN+ > C2VIN-<br>C2OUT = 1 when C2VIN+ < C2VIN-<br>If C2POL = 0 (non-inverted polarity):<br>C2OUT = 1 when C2VIN+ > C2VIN-<br>C2OUT = 1 when C2VIN+ > C2VIN- |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| bit 5      | <ul> <li>C2OE: Comparator C2 Output Enable bit</li> <li>1 = C2OUT is present on C2OUT pin<sup>(1)</sup></li> <li>0 = C2OUT is internal only</li> </ul>                                                                                                       |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| bit 4      | <b>C2POL:</b> Comparator C2 Output Polarity Select bit<br>1 = C2OUT logic is inverted<br>0 = C2OUT logic is not inverted                                                                                                                                     |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| bit 3      | Unimplemen                                                                                                                                                                                                                                                   | ted: Read as '                                                                                              | 0'                                                                                |                                  |                 |                             |                    |  |
| bit 2      | <b>C2R:</b> Comparator C2 Reference Select bits (non-inverting input)<br>1 = C2VIN+ connects to C2VREF<br>0 = C2VIN+ connects to C2IN+ pin                                                                                                                   |                                                                                                             |                                                                                   |                                  |                 |                             |                    |  |
| bit 1-0    | C2CH<1:0>:<br>00 = C2VIN-p<br>01 = C2VIN-p<br>10 = C2VIN-p<br>11 = C2VIN-p                                                                                                                                                                                   | Comparator C<br>bin of C2 conno<br>bin of C2 conno<br>bin of C2 conno<br>bin of C2 conno<br>bin of C2 conno | 2 Channel Sel<br>ects to C12IN<br>ects to C12IN<br>ects to C12IN<br>ects to C12IN | ect bits<br>)-<br>1-<br>2-<br>3- |                 |                             |                    |  |
| Note 1:    | Comparator output                                                                                                                                                                                                                                            | it requires the f                                                                                           | following three                                                                   | conditions: C                    | 20E = 1, C20N   | $\mathbf{V} = 1$ and corres | sponding port      |  |

# REGISTER 8-2: CM2CON0: COMPARATOR 2 CONTROL REGISTER 0

**Note 1:** Comparator output requires the following three conditions: C2OE = 1, C2ON = 1 and corresponding port TRIS bit = 0.

# 8.7 Comparator Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 8-6. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latch-up may occur.

A maximum source impedance of  $10 \text{ k}\Omega$  is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current to minimize inaccuracies introduced.

- Note 1: When reading a PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert as an analog input, according to the input specification.
  - 2: Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified.



#### FIGURE 8-6: ANALOG INPUT MODEL

#### **TABLE 8-2:** SUMMARY OF REGISTERS ASSOCIATED WITH THE COMPARATOR AND **VOLTAGE REFERENCE MODULES**

| Name    | Bit 7  | Bit 6               | Bit 5                 | Bit 4  | Bit 3               | Bit 2               | Bit 1                 | Bit 0   | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|--------|---------------------|-----------------------|--------|---------------------|---------------------|-----------------------|---------|----------------------|---------------------------------|
| ANSEL   | ANS7   | ANS6                | ANS5                  | ANS4   | ANS3 <sup>(1)</sup> | ANS2 <sup>(1)</sup> | ANS1                  | ANS0    | 1111 1111            | 1111 1111                       |
| CM1CON0 | C1ON   | C1OUT               | C1OE                  | C1POL  | C1SP                | C1R                 | C1CH1                 | C1CH0   | 0000 0000            | 0000 0000                       |
| CM2CON0 | C2ON   | C2OUT               | C2OE                  | C2POL  | C2SP                | C2R                 | C2CH1                 | C2CH0   | 0000 0000            | 0000 0000                       |
| CM2CON1 | MC1OUT | MC2OUT              | —                     | T1ACS  | C1HYS               | C2HYS               | T1GSS                 | C2SYNC  | 00-0 0010            | 00-0 0010                       |
| INTCON  | GIE    | PEIE                | T0IE                  | INTE   | RAIE                | T0IF                | INTF                  | RAIF    | 0000 000x            | 0000 000x                       |
| PIE1    | _      | ADIE <sup>(1)</sup> | CCP1IE <sup>(1)</sup> | C2IE   | C1IE                | _                   | TMR2IE <sup>(1)</sup> | TMR1IE  | -000 0-00            | -000 0-00                       |
| PIR1    | —      | ADIF <sup>(1)</sup> | CCP1IF <sup>(1)</sup> | C2IF   | C1IF                |                     | TMR2IF <sup>(1)</sup> | TMR1IF  | -000 0-00            | -000 0-00                       |
| PORTA   | _      | _                   | RA5                   | RA4    | RA3                 | RA2                 | RA1                   | RA0     | x0 x000              | x0 x000                         |
| PORTC   | _      | _                   | RC5                   | RC4    | RC3                 | RC2                 | RC1                   | RC0     | xx 00xx              | uu 00uu                         |
| SRCON0  | SR1    | SR0                 | C1SEN                 | C2REN  | PULSS               | PULSR               | _                     | SRCLKEN | 0000 00-0            | 0000 00-0                       |
| SRCON1  | SRCS1  | SRCS0               | _                     | _      | _                   | _                   | _                     | —       | 00                   | 00                              |
| TRISA   | _      | _                   | TRISA5                | TRISA4 | TRISA3              | TRISA2              | TRISA1                | TRISA0  | 11 1111              | 11 1111                         |
| TRISC   |        |                     | TRISC5                | TRISC4 | TRISC3              | TRISC2              | TRISC1                | TRISC0  | 1111 1111            | 1111 1111                       |
| VRCON   | C1VREN | C2VREN              | VRR                   | FVREN  | VR3                 | VR2                 | VR1                   | VR0     | 0000 0000            | 0000 0000                       |

 Legend:
 x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for comparator.

 Note
 1:
 PIC16F616/16HV616 only.

# 10.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCP1 module may:

- Toggle the CCP1 output
- Set the CCP1 output
- Clear the CCP1 output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCP1M<3:0> control bits of the CCP1CON register.

All Compare modes can generate an interrupt.

### FIGURE 10-2: COMPARE MODE OPERATION BLOCK DIAGRAM



Special Event Trigger will:

- Clear TMR1H and TMR1L registers.
- NOT set interrupt flag bit TMR1IF of the PIR1 register.
- Set the GO/DONE bit to start the ADC conversion.

#### 10.2.1 CCP1 PIN CONFIGURATION

The user must configure the CCP1 pin as an output by clearing the associated TRIS bit.

| Note: | Clearing the CCP1CON register will force    |  |  |
|-------|---------------------------------------------|--|--|
|       | the CCP1 compare output latch to the        |  |  |
|       | default low level. This is not the PORT I/O |  |  |
|       | data latch.                                 |  |  |

#### 10.2.2 TIMER1 MODE SELECTION

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

#### 10.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCP1M<3:0> = 1010), the CCP1 module does not assert control of the CCP1 pin (see the CCP1CON register).

#### 10.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCP1M<3:0> = 1011), the CCP1 module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled

The CCP1 module does not assert control of the CCP1 pin in this mode (see the CCP1CON register).

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPR1H, CCPR1L register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. This allows the CCPR1H, CCPR1L register pair to effectively provide a 16-bit programmable period register for Timer1.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPR1H and CCPR1L register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

# 12.0 SPECIAL FEATURES OF THE CPU

The PIC16F610/616/16HV610/616 has a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving features and offer code protection.

These features are:

- Reset
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- Oscillator selection
- Sleep
- Code protection
- ID Locations
- In-Circuit Serial Programming<sup>™</sup>

The PIC16F610/616/16HV610/616 has two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 64 ms (nominal) on power-up only, designed to keep the part in Reset while the power supply stabilizes. There is also circuitry to reset the device if a brown-out occurs, which can use the Powerup Timer to provide at least a 64 ms Reset. With these three functions-on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through:

- External Reset
- Watchdog Timer Wake-up
- An interrupt

Several oscillator options are also made available to allow the part to fit the application. The INTOSC option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options (see Register 12-1).

# 12.1 Configuration Bits

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1') to select various device configurations as shown in Register 12-1. These bits are mapped in program memory location 2007h.

**Note:** Address 2007h is beyond the user program memory space. It belongs to the special configuration memory space (2000h-3FFFh), which can be accessed only during programming. See the *Memory Programming Specification* (DS41284) for more information.

# 12.5 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W and STATUS registers). This must be implemented in software.

Temporary holding registers W\_TEMP and STATUS\_TEMP should be placed in the last 16 bytes of GPR (see Figure 2-4). These 16 locations are common to all banks and do not require banking. This makes context save and restore operations simpler. The code shown in Example 12-1 can be used to:

- Store the W register
- Store the STATUS register
- Execute the ISR code
- Restore the Status (and Bank Select Bit register)
- Restore the W register

| Note: | The PIC16F610/616/16HV610/616 does      |
|-------|-----------------------------------------|
|       | not require saving the PCLATH. However, |
|       | if computed GOTO's are used in both the |
|       | ISR and the main code, the PCLATH must  |
|       | be saved and restored in the ISR.       |

#### EXAMPLE 12-1: SAVING STATUS AND W REGISTERS IN RAM

| MOVWF<br>SWAPF | W_TEMP<br>STATUS,W | ;Copy W to TEMP register<br>;Swap status to be saved into W                                                  |
|----------------|--------------------|--------------------------------------------------------------------------------------------------------------|
| MOVWF          | STATUS_TEMP        | ;Swaps are used because they do not affect the status bits<br>;Save status to bank zero STATUS_TEMP register |
| :(ISR)         |                    | ;Insert user code here                                                                                       |
| SWAPF          | STATUS_TEMP,W      | ;Swap STATUS_TEMP register into W<br>;(sets bank to original state)                                          |
| MOVWF          | STATUS             | ;Move W into STATUS register                                                                                 |
| SWAPF          | W_TEMP,F           | ;Swap W_TEMP                                                                                                 |
| SWAPF          | W_TEMP,W           | ;Swap W_TEMP into W                                                                                          |





| SUBWF            | Subtract W                                                                      | from f                                                                                                                       |  |
|------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [label] SL                                                                      | JBWF f,d                                                                                                                     |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                 |                                                                                                                              |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                           |                                                                                                                              |  |
| Status Affected: | C, DC, Z                                                                        |                                                                                                                              |  |
| Description:     | Subtract (2'<br>W register f<br>'0', the resu<br>register. If '0<br>stored back | s complement method)<br>rom register 'f'. If 'd' is<br>It is stored in the W<br>d' is '1', the result is<br>in register 'f'. |  |
|                  | <b>C</b> = 0                                                                    | W > f                                                                                                                        |  |
|                  | <b>C</b> = 1                                                                    | $W \leq f$                                                                                                                   |  |
|                  | DC = 0                                                                          | W<3:0> > f<3:0>                                                                                                              |  |

**DC** = 1

 $W < 3:0 > \le f < 3:0 >$ 

| XORWF            | Exclusive OR W with f                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORWF f,d                                                                                                                                                      |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                              |
| Operation:       | (W) .XOR. (F.) $\rightarrow$ (destination)                                                                                                                                      |
| Status Affected: | Z                                                                                                                                                                               |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] SWAPF f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                     |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>), (f<7:4>) \rightarrow (destination<3:0>)$                                                                                     |
| Status Affected: | None                                                                                                                                                                   |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. |

| XORLW            | Exclusive OR literal with W                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                                   |
| Operands:        | $0 \leq k \leq 255$                                                                                                        |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                              |
| Status Affected: | Z                                                                                                                          |
| Description:     | The contents of the W register<br>are XOR'ed with the eight-bit<br>literal 'k'. The result is placed in<br>the W register. |

# 14.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit<sup>™</sup> 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit<sup>™</sup> 2 enables in-circuit debugging on most PIC<sup>®</sup> microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

### 14.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

### 14.13 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 15.0 ELECTRICAL SPECIFICATIONS

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                | 40° to +125°C                      |
|---------------------------------------------------------------------------------------------------------------|------------------------------------|
| Storage temperature                                                                                           | 65°C to +150°C                     |
| Voltage on VDD with respect to Vss                                                                            | 0.3V to +6.5V                      |
| Voltage on MCLR with respect to Vss                                                                           | 0.3V to +13.5V                     |
| Voltage on all other pins with respect to Vss                                                                 | 0.3V to (VDD + 0.3V)               |
| Total power dissipation <sup>(1)</sup>                                                                        |                                    |
| Maximum current out of Vss pin                                                                                | 95 mA                              |
| Maximum current into Vod pin                                                                                  | 95 mA                              |
| Input clamp current, IIK (VI < 0 or VI > VDD)                                                                 | ± 20 mA                            |
| Output clamp current, Ioк (Vo < 0 or Vo >VDD)                                                                 | ± 20 mA                            |
| Maximum output current sunk by any I/O pin                                                                    | 25 mA                              |
| Maximum output current sourced by any I/O pin                                                                 | 25 mA                              |
| Maximum current sunk by PORTA and PORTC (combined)                                                            | 90 mA                              |
| Maximum current sourced PORTA and PORTC (combined)                                                            | 90 mA                              |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(VE IOL). | DD – VOH) x IOH} + $\Sigma$ (VOI x |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

NOTES:





















FIGURE 16-48: TYPICAL HFINTOSC FREQUENCY CHANGE vs. Vdd (-40°C)



Example

# **17.0 PACKAGING INFORMATION**

# 17.1 Package Marking Information

#### 14-Lead PDIP



\* Standard PIC<sup>®</sup> device marking consists of Microchip part number, year code, week code, and traceability code. For PIC<sup>®</sup> device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# INDEX

| Α                                        |         |
|------------------------------------------|---------|
| A/D                                      |         |
| Specifications1                          | 65. 166 |
| Absolute Maximum Ratings                 | 143     |
| AC Characteristics                       |         |
| Industrial and Extended                  | 157     |
| Load Conditions                          | 156     |
| ADC                                      |         |
| Acquisition Requirements                 |         |
| Associated registers                     |         |
| Block Diagram                            |         |
| Calculating Acquisition Time             |         |
| Channel Selection                        |         |
| Configuration                            | 74      |
| Configuring Interrupt                    |         |
| Conversion Clock                         | 74      |
| Conversion Procedure                     |         |
| Internal Sampling Switch (Rss) Impedance | 81      |
| Interrupts                               |         |
| Operation                                |         |
| Operation During Sleep                   |         |
| Port Configuration                       | 74      |
| Reference Voltage (VREF)                 | 74      |
| Result Formatting                        | 75      |
| Source Impedance                         | 81      |
| Special Event Trigger                    |         |
| Starting an A/D Conversion               | 75      |
| ADCON0 Register                          |         |
| ADCON1 Register                          |         |
| ADRESH Register (ADFM = 0)               | 80      |
| ADRESH Register (ADFM = 1)               | 80      |
| ADRESL Register (ADFM = 0)               | 80      |
| ADRESL Register (ADFM = 1)               | 80      |
| Analog-to-Digital Converter. See ADC     |         |
| ANSEL Register                           | 34      |
| Assembler                                |         |
| MPASM Assembler                          | 140     |

# В

| Block Diagrams                            |       |
|-------------------------------------------|-------|
| (CCP) Capture Mode Operation              | 86    |
| ADC                                       | 73    |
| ADC Transfer Function                     | 82    |
| Analog Input Model6                       | 4, 82 |
| CCP PWM                                   | 90    |
| Clock Source                              | 27    |
| Comparator C1                             | 58    |
| Comparator C2                             | 58    |
| Compare Mode Operation                    | 88    |
| Crystal Operation                         | 29    |
| External RC Mode                          | 30    |
| In-Circuit Serial Programming Connections | . 126 |
| Interrupt Logic                           | . 119 |
| MCLR Circuit                              | . 112 |
| On-Chip Reset Circuit                     | . 111 |
| PIC16F610/16HV610                         | 9     |
| PIC16F616/16HV616                         | 10    |
| PWM (Enhanced)                            | 93    |
| RA0 and RA1 Pins                          | 36    |
| RA2 Pins                                  | 37    |
| RA3 Pin                                   | 38    |
| RA4 Pin                                   | 39    |
| RA5 Pin                                   | 40    |
| RC0 and RC1 Pins                          | 43    |

| RC2 and RC3 Pins           | 43  |
|----------------------------|-----|
| RC4 Pin                    | 44  |
| RC5 Pin                    | 44  |
| Resonator Operation        | 29  |
| Timer1                     | 49  |
| Timer2                     | 55  |
| TMR0/WDT Prescaler         | 45  |
| Watchdog Timer             | 122 |
| Brown-out Reset (BOR)      | 113 |
| Associated Registers       | 114 |
| Specifications             | 161 |
| Timing and Characteristics | 160 |
|                            |     |

| С                                                         |                  |
|-----------------------------------------------------------|------------------|
| C Compilers                                               |                  |
| MPLAB C18 14                                              | 40               |
| Calibration Bits 11                                       | 11               |
| Capture Module. See Enhanced Capture/Compare/PW<br>(ECCP) | M                |
| Capture/Compare/PWM (CCP)                                 |                  |
| Associated registers w/ Capture/Compare/PWM 87,88<br>105  | 9,               |
| Capture Mode                                              | 36               |
| CCP1 Pin Configuration 8                                  | 36               |
| Compare Mode 8                                            | 38               |
| CCP1 Pin Configuration                                    | 38               |
| Software Interrupt Mode 86, 8                             | 38               |
| Special Event Trigger 8                                   | 38               |
| Timer1 Mode Selection                                     | 38               |
| Prescaler                                                 | 36               |
| PWM Mode                                                  | <del>)</del> 0   |
| Duty Cycle                                                | <u>}1</u>        |
| Effects of Reset                                          | 92<br>22         |
| Example PWM Frequencies and Resolutions, 2                | 20               |
| MHZ                                                       | <u>۱</u>         |
| Example PWW Frequencies and Resolutions,                  | ŏ<br>⊿≀          |
| MHZ                                                       | 11<br>22         |
| Sotup for Operation                                       | 2נ<br>22         |
| System Clock Frequency Changes                            | າ∠<br>າว         |
| DW/M Deriod                                               | <u>י</u> בי<br>1 |
| Setup for PWM Operation                                   | יי<br>22         |
| CCP1CON (Enhanced) Register                               | 25               |
| Clock Sources                                             |                  |
| External Modes                                            | 28               |
| EC                                                        | 28               |
| HS                                                        | 29               |
| LP                                                        | 29               |
| OST                                                       | 28               |
| RC                                                        | 30               |
| XT                                                        | 29               |
| Internal Modes                                            | 30               |
| INTOSC                                                    | 30               |
| INTOSCIO                                                  | 30               |
| CM1CON0 Register6                                         | 32               |
| CM2CON0 Register                                          | 33               |
| CM2CON1 Register                                          | 35               |
| Code Examples                                             |                  |
| A/D Conversion7                                           | 77               |
| Assigning Prescaler to Timer0                             | <del>1</del> 6   |
| Assigning Prescaler to WDT                                | 16               |
| Changing Between Capture Prescalers                       | 36               |
| Indirect Addressing                                       | <u>24</u>        |
| initializing PORTA                                        | აპ               |

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com