



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | e200z3                                                                   |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 60MHz                                                                    |
| Connectivity               | CANbus, EBI/EMI, LINbus, SCI, SPI, UART/USART                            |
| Peripherals                | DMA, POR, PWM, WDT                                                       |
| Number of I/O              | 80                                                                       |
| Program Memory Size        | 1MB (1M × 8)                                                             |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 64K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.25V                                                             |
| Data Converters            | A/D 32x12b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 144-LQFP                                                                 |
| Supplier Device Package    | 144-LQFP (20x20)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/spc5633mf2mlq60r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Addendum List for Revision 9

Table 1. MPC5634M Rev 9 Addendum

| Location                                                                        | Description                                                                                                                                         |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 4.11, "Temperature<br>Sensor Electrical<br>Characteristics",<br>Page 81 | In "Temperature Sensor Electrical Characteristics" table, update the Min and Max value of<br>"Accuracy" parameter to -20°C and +20°C, respectively. |

# 2 Revision History

Table 2 provides a revision history for this datasheet addendum document.

#### Table 2. Revision History Table

| Rev. Number | Substantive Changes | Date of Release |
|-------------|---------------------|-----------------|
| 1.0         | Initial release.    | 12/2014         |



- Four pairs of differential analog input channels
- Full duplex synchronous serial interface to an external device
  - Has a free-running clock for use by the external device
  - Supports a 26-bit message length
  - Transmits a null message when there are no triggered CFIFOs with commands bound for external CBuffers, or when there are triggered CFIFOs with commands bound for external CBuffers but the external CBuffers are full
- Parallel Side Interface to communicate with an on-chip companion module
- Zero jitter triggering for queue 0. (Queue 0 trigger causes current conversion to be aborted and the queued conversions in the CBUFFER to be bypassed. Delay from Trigger to start of conversion is 13 system clocks + 1 ADC clock.)
- eQADC Result Streaming. Generation of a continuous stream of ADC conversion results from a single eQADC command word. Controlled by two different trigger signals; one to define the rate at which results are generated and the other to define the beginning and ending of the stream. Used to digitize waveforms during specific time/angle windows, e.g., engine knock sensor sampling.
- Angular Decimation. The ability of the eQADC to sample an analog waveform in the time domain, perform Finite Impulse Response (FIR) or Infinite Impulse Response (IIR) filtering also in the time domain, but to down sample the results in the angle domain. Resulting in a time domain filtered result at a given engine angle.
- Priority Based CFIFOs
  - Supports six CFIFOs with fixed priority. The lower the CFIFO number, the higher its priority. When
    commands of distinct CFIFOs are bound for the same CBuffer, the higher priority CFIFO is always served
    first.
  - Supports software and several hardware trigger modes to arm a particular CFIFO
  - Generates interrupt when command coherency is not achieved
- External Hardware Triggers
  - Supports rising edge, falling edge, high level and low level triggers
  - Supports configurable digital filter
- Supports four external 8-to-1 muxes which can expand the input channel number from 34<sup>1</sup> to 59
- Two deserial serial peripheral interface modules (DSPI)
  - SPI
    - Full duplex communication ports with interrupt and DMA request support
    - Supports all functional modes from QSPI subblock of QSMCM (MPC5xx family)
    - Support for queues in RAM
    - 6 chip selects, expandable to 64 with external demultiplexers
    - Programmable frame size, baud rate, clock delay and clock phase on a per frame basis
    - Modified SPI mode for interfacing to peripherals with longer setup time requirements
    - LVDS option for output clock and data to allow higher speed communication
  - Deserial serial interface (DSI)
    - Pin reduction by hardware serialization and deserialization of eTPU, eMIOS channels and GPIO
    - 32 bits per DSPI module
    - Triggered transfer control and change in data transfer control (for reduced EMI)
    - Compatible with Microsecond Channel Version 1.0 downstream
- Two enhanced serial communication interface (eSCI) modules
  - UART mode provides NRZ format and half or full duplex interface
  - eSCI bit rate up to 1 Mbps
- 1. 176-pin and 208-pin packages have 34 input channels; 144-pin package has 32.
- 1. 176-pin and 208-ball packages.

#### MPC5634M Microcontroller Data Sheet, Rev. 9



- Advanced error detection, and optional parity generation and detection
- Word length programmable as 8, 9, 12 or 13 bits
- Separately enabled transmitter and receiver
- LIN support
- DMA support
- Interrupt request support
- Programmable clock source: system clock or oscillator clock
- Support Microsecond Channel (Timed Serial Bus TSB) upstream Version 1.0
- Two FlexCAN
  - One with 32 message buffers; the second with 64 message buffers
  - Full implementation of the CAN protocol specification, Version 2.0B
  - Based on and including all existing features of the Freescale TouCAN module
  - Programmable acceptance filters
  - Short latency time for high priority transmit messages
  - Arbitration scheme according to message ID or message buffer number
  - Listen only mode capabilities
  - Programmable clock source: system clock or oscillator clock
  - Message buffers may be configured as mailboxes or as FIFO
- Nexus port controller (NPC)
  - Per IEEE-ISTO 5001-2003
  - Real time development support for Power Architecture core and eTPU engine through Nexus class 2/1
  - Read and write access (Nexus class 3 feature that is supported on this device)
    - Run-time access of entire memory map
    - Calibration
  - Support for data value breakpoints / watchpoints
    - Run-time access of entire memory map
    - Calibration
      - Table constants calibrated using MMU and internal and external RAM
      - Scalar constants calibrated using cache line locking
  - Configured via the IEEE 1149.1 (JTAG) port
- IEEE 1149.1 JTAG controller (JTAGC)
  - IEEE 1149.1-2001 Test Access Port (TAP) interface
  - 5-bit instruction register that supports IEEE 1149.1-2001 defined instructions
  - 5-bit instruction register that supports additional public instructions
  - Three test data registers: a bypass register, a boundary scan register, and a device identification register
  - Censorship disable register. By writing the 64-bit serial boot password to this register, Censorship may be disabled until the next reset
  - TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry
- On-chip Voltage Regulator for single 5 V supply operation
  - On-chip regulator 5 V to 3.3 V for internal supplies
  - On-chip regulator controller 5 V to 1.2 V (with external bypass transistor) for core logic
- Low-power modes
  - SLOW Mode. Allows device to be run at very low speed (approximately 1 MHz), with modules (including the PLL) selectively disabled in software
  - STOP Mode. System clock stopped to all modules including the CPU. Wake-up timer used to restart the system clock after a predetermined time

#### MPC5634M Microcontroller Data Sheet, Rev. 9



# 1 Introduction

## 1.1 Document overview

This document provides an overview and describes the features of the MPC5634M series of microcontroller units (MCUs). For functional characteristics, refer to the device reference manual. Electrical specifications and package mechanical drawings are included in this device data sheet. Pin assignments can be found in both the reference manual and data sheet.

## 1.2 Description

These 32-bit automotive microcontrollers are a family of system-on-chip (SoC) devices that contain all the features of the MPC5500 family and many new features coupled with high performance 90 nm CMOS technology to provide substantial reduction of cost per feature and significant performance improvement. The advanced and cost-efficient host processor core of this automotive controller family is built on Power Architecture<sup>®</sup> technology. This family contains enhancements that improve the architecture's fit in embedded applications, includes additional instruction support for digital signal processing (DSP), integrates technologies—such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system—that are important for today's lower-end powertrain applications. This device family is a completely compatible extension to Freescale's MPC5500 family. The device has a single level of memory hierarchy consisting of up to 94 KB on-chip SRAM and up to 1.5 MB of internal flash memory. The device also has an external bus interface (EBI) for 'calibration'. This external bus interface has been designed to support most of the standard memories used with the MPC55xx and MPC55xx families.

# 2 Overview

This document provides electrical specifications, pin assignments, and package diagrams for the MPC5634M series of microcontroller units (MCUs). For functional characteristics, refer to the MPC5634M *Microcontroller Reference Manual*.

The MPC5634M series microcontrollers are system-on-chip devices that are built on Power Architecture<sup>®</sup> technology and:

- Are 100% user-mode compatible with the Power Architecture instruction set
- Contain enhancements that improve the architecture's fit in embedded applications
- Include additional instruction support for digital signal processing (DSP)
- Integrate technologies such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system

## 2.1 Device comparison

## 2.2 MPC5634M feature details

## 2.2.1 e200z335 core

The e200z335 processor utilizes a four stage pipeline for instruction execution. The Instruction Fetch (stage 1), Instruction Decode/Register file Read/Effective Address Calculation (stage 2), Execute/Memory Access (stage 3), and Register Writeback (stage 4) stages operate in an overlapped fashion, allowing single clock instruction execution for most instructions.

The integer execution unit consists of a 32-bit Arithmetic Unit (AU), a Logic Unit (LU), a 32-bit Barrel shifter (Shifter), a Mask-Insertion Unit (MIU), a Condition Register manipulation Unit (CRU), a Count-Leading-Zeros unit (CLZ), a 32×32 Hardware Multiplier array, result feed-forward hardware, and support hardware for division.

Most arithmetic and logical operations are executed in a single cycle with the exception of the divide instructions. A Count-Leading-Zeros unit operates in a single clock cycle. The Instruction Unit contains a PC incrementer and a dedicated



#### Overview

Branch Address adder to minimize delays during change of flow operations. Sequential prefetching is performed to ensure a supply of instructions into the execution pipeline. Branch target prefetching is performed to accelerate taken branches. Prefetched instructions are placed into an instruction buffer capable of holding six instructions.

Branches can also be decoded at the instruction buffer and branch target addresses calculated prior to the branch reaching the instruction decode stage, allowing the branch target to be prefetched early. When a branch is detected at the instruction buffer, a prediction may be made on whether the branch is taken or not. If the branch is predicted to be taken, a target fetch is initiated and its target instructions are placed in the instruction buffer following the branch instruction. Many branches take zero cycle to execute by using branch folding. Branches are folded out from the instruction execution pipe whenever possible. These include unconditional branches and conditional branches with condition codes that can be resolved early.

Conditional branches which are not taken and not folded execute in a single clock. Branches with successful target prefetching which are not folded have an effective execution time of one clock. All other taken branches have an execution time of two clocks. Memory load and store operations are provided for byte, halfword, and word (32-bit) data with automatic zero or sign extension of byte and halfword load data as well as optional byte reversal of data. These instructions can be pipelined to allow effective single cycle throughput. Load and store multiple word instructions allow low overhead context save and restore operations. The load/store unit contains a dedicated effective address adder to allow effective address generation to be optimized. Also, a load-to-use dependency does not incur any pipeline bubbles for most cases.

The Condition Register unit supports the condition register (CR) and condition register operations defined by the Power Architecture. The condition register consists of eight 4-bit fields that reflect the results of certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions, and provide a mechanism for testing and branching. Vectored and autovectored interrupts are supported by the CPU. Vectored interrupt support is provided to allow multiple interrupt sources to have unique interrupt handlers invoked with no software overhead.

The hardware floating-point unit utilizes the IEEE-754 single-precision floating-point format and supports single-precision floating-point operations in a pipelined fashion. The general purpose register file is used for source and destination operands, thus there is a unified storage model for single-precision floating-point data types of 32 bits and the normal integer type. Single-cycle floating-point add, subtract, multiply, compare, and conversion operations are provided. Divide instructions are multi-cycle and are not pipelined.

The Signal Processing Extension (SPE) Auxiliary Processing Unit (APU) provides hardware SIMD operations and supports a full complement of dual integer arithmetic operation including Multiply Accumulate (MAC) and dual integer multiply (MUL) in a pipelined fashion. The general purpose register file is enhanced such that all 32 of the GPRs are extended to 64 bits wide and are used for source and destination operands, thus there is a unified storage model for 32×32 MAC operations which generate greater than 32-bit results.

The majority of both scalar and vector operations (including MAC and MUL) are executed in a single clock cycle. Both scalar and vector divides take multiple clocks. The SPE APU also provides extended load and store operations to support the transfer of data to and from the extended 64-bit GPRs. This SPE APU is fully binary compatible with e200z6 SPE APU used in MPC5554 and MPC5553.

The CPU includes support for Variable Length Encoding (VLE) instruction enhancements. This enables the classic Power Architecture instruction set to be represented by a modified instruction set made up from a mixture of 16- and 32-bit instructions. This results in a significantly smaller code size footprint without noticeably affecting performance. The Power Architecture instruction set and VLE instruction set are available concurrently. Regions of the memory map are designated as PPC or VLE using an additional configuration bit in each of Table Look-aside Buffers (TLB) entries in the MMU.

The CPU core is enhanced by the addition of two additional interrupt sources; Non-Maskable Interrupt and Critical Interrupt. These two sources are routed directly from package pins, via edge detection logic in the SIU to the CPU, bypassing completely the Interrupt Controller. Once the edge detection logic is programmed, it cannot be disabled, except by reset. The non-maskable Interrupt is, as the name suggests, completely un-maskable and when asserted will always result in the immediate execution of the respective interrupt service routine. The non-maskable interrupt is not guaranteed to be recoverable. The Critical Interrupt is very similar to the non-maskable interrupt, but it can be masked by other exceptional interrupts in the CPU and is guaranteed to be recoverable (code execution may be resumed from where it stopped).

Overview

The flash memory provides the following features:

- Supports a 64-bit data bus for instruction fetch, CPU loads and DMA access. Byte, halfword, word and doubleword reads are supported. Only aligned word and doubleword writes are supported.
- Fetch Accelerator
  - Architected to optimize the performance of the flash with the CPU to provide single cycle random access to the flash up to 80 MHz system clock speed
  - Configurable read buffering and line prefetch support
  - Four line read buffers (128 bits wide) and a prefetch controller
- · Hardware and software configurable read and write access protections on a per-master basis
- Interface to the flash array controller is pipelined with a depth of one, allowing overlapped accesses to proceed in parallel for interleaved or pipelined flash array designs
- Configurable access timing allowing use in a wide range of system frequencies
- Multiple-mapping support and mapping-based block access timing (0-31 additional cycles) allowing use for emulation of other memory types
- Software programmable block program/erase restriction control
- Erase of selected block(s)
- Read page size of 128 bits (four words)
- ECC with single-bit correction, double-bit detection
- Program page size of 64 bits (two words)
- ECC single-bit error corrections are visible to software
- Minimum program size is two consecutive 32-bit words, aligned on a 0-modulo-8 byte address, due to ECC
- Embedded hardware program and erase algorithm
- Erase suspend
- Shadow information stored in non-volatile shadow block
- Independent program/erase of the shadow block

## 2.2.10 SRAM

The MPC5634M SRAM module provides a general-purpose up to 94 KB memory block. The SRAM controller includes these features:

- · Supports read/write accesses mapped to the SRAM memory from any master
- 32 KB or 24 KB block powered by separate supply for standby operation
- Byte, halfword, word and doubleword addressable
- ECC performs single-bit correction, double-bit detection on 32-bit data element

### 2.2.11 BAM

The BAM (Boot Assist Module) is a block of read-only memory that is programmed once by Freescale and is identical for all MPC5634M MCUs. The BAM program is executed every time the MCU is powered-on or reset in normal mode. The BAM supports different modes of booting. They are:

- Booting from internal flash memory
- Serial boot loading (A program is downloaded into RAM via eSCI or the FlexCAN and then executed)
- Booting from external memory on calibration bus

The BAM also reads the reset configuration half word (RCHW) from internal flash memory and configures the MPC5634M hardware accordingly. The BAM provides the following features:

• Sets up MMU to cover all resources and mapping all physical address to logical addresses with minimum address translation

MPC5634M Microcontroller Data Sheet, Rev. 9



#### Overview

- Sets up the MMU to allow user boot code to execute as either Power Architecture code (default) or as Freescale VLE code
- Detection of user boot code
- Automatic switch to serial boot mode if internal flash is blank or invalid
- Supports user programmable 64-bit password protection for serial boot mode
- Supports serial bootloading via FlexCAN bus and eSCI using Freescale protocol
- · Supports serial bootloading via FlexCAN bus and eSCI with auto baud rate sensing
- Supports serial bootloading of either Power Architecture code (default) or Freescale VLE code
- Supports booting from calibration bus interface
- Supports censorship protection for internal flash memory
- Provides an option to enable the core watchdog timer
- Provides an option to disable the software watchdog timer

## 2.2.12 eMIOS

The eMIOS (Enhanced Modular Input Output System) module provides the functionality to generate or measure time events. The channels on this module provide a range of operating modes including the capability to perform dual input capture or dual output compare as well as PWM output.

The eMIOS provides the following features:

- 16 channels (24-bit timer resolution)
- For compatibility with other family members selected channels and timebases are implemented:
  - Channels 0 to 6, 8 to 15, and 23
  - Timebases A, B and C
- Channels 1, 3, 5 and 6 support modes:
  - General Purpose Input/Output (GPIO)
  - Single Action Input Capture (SAIC)
  - Single Action Output Compare (SAOC)
- Channels 2, 4, 11 and 13 support all the modes above plus:
  - Output Pulse Width Modulation Buffered (OPWMB)
- Channels 0, 8, 9, 10, 12, 14, 15, 23 support all the modes above plus:
  - Input Period Measurement (IPM)
  - Input Pulse Width Measurement (IPWM)
  - Double Action Output Compare (set flag on both matches) (DAOC)
  - Modulus Counter Buffered (MCB)
  - Output Pulse Width and Frequency Modulation Buffered (OPWFMB)
  - Three 24-bit wide counter buses
    - Counter bus A can be driven by channel 23 or by the eTPU2 and all channels can use it as a reference
    - Counter bus B is driven by channel 0 and channels 0 to 6 can use it as a reference
    - Counter bus C is driven by channel 8 and channels 8 to 15 can use it as a reference
- Shared time bases with the eTPU2 through the counter buses
- Synchronization among internal and external time bases

## 2.2.13 eTPU2

The eTPU2 is an enhanced co-processor designed for timing control. Operating in parallel with the host CPU, eTPU2 processes instructions and real-time input events, performs output waveform generation, and accesses shared data without host



- Queue\_0 can bypass all prioritization, buffering and abort current conversions to start a Queue\_0 conversion a
  deterministic time after the queue trigger
- Streaming mode operation of Queue\_0 to execute some commands several times
- Supports software and hardware trigger modes to arm a particular Queue
- Generates interrupt when command coherency is not achieved
- External hardware triggers
  - Supports rising edge, falling edge, high level and low level triggers
  - Supports configurable digital filter
- Supports four external 8-to-1 muxes which can expand the input channels to 56 channels total

## 2.2.15 DSPI

The deserial serial peripheral interface (DSPI) block provides a synchronous serial interface for communication between the MPC5634M MCU and external devices. The DSPI supports pin count reduction through serialization and deserialization of eTPU and eMIOS channels and memory-mapped registers. The channels and register content are transmitted using a SPI-like protocol. This SPI-like protocol is completely configurable for baud rate, polarity and phase, frame length, chip select assertion, etc. Each bit in the frame may be configured to serialize either eTPU channels, eMIOS channels or GPIO signals. The DSPI can be configured to serialize data to an external device that supports the Microsecond Channel protocol. There are two identical DSPI blocks on the MPC5634M MCU. The DSPI output pins support 5 V logic levels or Low Voltage Differential Signalling (LVDS) according to the Microsecond Channel specification.

The DSPIs have three configurations:

- Serial peripheral interface (SPI) configuration where the DSPI operates as an up to 16-bit SPI with support for queues
- Enhanced deserial serial interface (DSI) configuration where DSPI serializes up to 32 bits with three possible sources per bit
  - eTPU, eMIOS, new virtual GPIO registers as possible bit source
  - Programmable inter-frame gap in continuous mode
  - Bit source selection allows microsecond channel downstream with command or data frames up to 32 bits
  - Microsecond channel dual receiver mode
- Combined serial interface (CSI) configuration where the DSPI operates in both SPI and DSI configurations interleaving DSI frames with SPI frames, giving priority to SPI frames

For queued operations, the SPI queues reside in system memory external to the DSPI. Data transfers between the memory and the DSPI FIFOs are accomplished through the use of the eDMA controller or through host software.

The DSPI supports these SPI features:

- Full-duplex, synchronous transfers
- Selectable LVDS Pads working at 40 MHz for SOUT and SCK pins
- Master and Slave Mode
- Buffered transmit operation using the TX FIFO with parameterized depth of 4 entries
- Buffered receive operation using the RX FIFO with parameterized depth of 4 entries
- TX and RX FIFOs can be disabled individually for low-latency updates to SPI queues
- Visibility into the TX and RX FIFOs for ease of debugging
- FIFO Bypass Mode for low-latency updates to SPI queues
- Programmable transfer attributes on a per-frame basis:
  - Parameterized number of transfer attribute registers (from two to eight)
  - Serial clock with programmable polarity and phase
  - Various programmable delays:
    - PCS to SCK delay



## 3.4 208 MAPBGA ballmap (MPC5634M)

Figure 5 shows the 208-pin MAPBGA ballmap for the MPC5634M (1536 KB flash memory) as viewed from above.

|   | 1                | 2       | 3                | 4       | 5       | 6                | 7                     | 8       | 9                     | 10                    | 11                    | 12               | 13               | 14              | 15               | 16               |
|---|------------------|---------|------------------|---------|---------|------------------|-----------------------|---------|-----------------------|-----------------------|-----------------------|------------------|------------------|-----------------|------------------|------------------|
| А | VSS              | AN9     | AN11             | VDDA1   | VSSA1   | AN1              | AN5                   | VRH     | VRL                   | AN27                  | VSSA0                 | AN12- SDS        | ALT_<br>MDO2     | ALT_<br>MDO0    | VRC33            | VSS              |
| В | VDD              | VSS     | AN38             | AN21    | AN0     | AN4              | REFBYPC               | AN22    | AN25                  | AN28                  | VDDA0                 | AN13-SDO         | ALT_<br>MDO3     | ALT_<br>MDO1    | VSS              | VDD              |
| С | VSTBY            | VDD     | VSS              | AN17    | AN34    | AN16             | AN3                   | AN7     | AN23                  | AN32                  | AN33                  | AN14-SDI         | AN15<br>FCK      | VSS             | ALT_<br>MSEO0    | тск              |
| D | VRC33            | AN39    | VDD              | VSS     | AN18    | AN2              | AN6                   | AN24    | AN30                  | AN31                  | AN35                  | VDDEH7           | VSS              | TMS             | ALT_EVTO         | NIC <sup>1</sup> |
| E | ETPUA30          | ETPUA31 | AN37             | VDD     |         |                  |                       |         |                       |                       |                       |                  | VDDE7            | TDI             | ALT_EVTI         | ALT_<br>MSEO1    |
| F | ETPUA28          | ETPUA29 | ETPUA26          | AN36    |         |                  |                       |         |                       |                       |                       |                  | VDDEH6           | TDO             | ALT_MCKO         | JCOMP            |
| G | ETPUA24          | ETPUA27 | ETPUA25          | ETPUA21 |         |                  | VSS                   | VSS     | VSS                   | VSS                   |                       |                  | DSPI_B_<br>SOUT  | DSPI_B_<br>PCS3 | DSPI_B_<br>SIN   | DSPI_B_<br>PCS0  |
| н | ETPUA23          | ETPUA22 | ETPUA17          | ETPUA18 |         |                  | VSS                   | VSS     | VSS                   | VSS                   |                       |                  | GPIO99           | DSPI_B_<br>PCS4 | DSPI_B_<br>PCS2  | DSPI_B_<br>PCS1  |
| J | ETPUA20          | ETPUA19 | ETPUA14          | ETPUA13 |         |                  | VSS                   | VSS     | VSS                   | VSS                   |                       |                  | DSPI_B_<br>PCS5  | SCI_A_TX        | GPIO98           | DSPI_B_<br>SCK   |
| к | ETPUA16          | ETPUA15 | ETPUA7           | VDDEH1  |         |                  | VSS                   | VSS     | VSS                   | VSS                   |                       |                  | CAN_C_<br>TX     | SCI_A_RX        | RSTOUT           | VDDREG           |
| L | ETPUA12          | ETPUA11 | ETPUA6           | ETPUA0  |         |                  |                       |         |                       |                       |                       |                  | SCI_B_TX         | CAN_C_<br>RX    | WKPCFG           | RESET            |
| М | ETPUA10          | ETPUA9  | ETPUA1           | ETPUA5  |         |                  |                       |         |                       |                       |                       |                  | SCI_B_RX         | PLLREF          | BOOTCFG1         | VSSPLL           |
| Ν | ETPUA8           | ETPUA4  | ETPUA0           | VSS     | VDD     | VRC33            | EMIOS2                | EMIOS10 | VDDEH1/6 <sup>2</sup> | EMIOS12               | eTPU_A19 <sup>3</sup> | VRC33            | VSS              | VRCCTL          | NIC <sup>1</sup> | EXTAL            |
| Ρ | ETPUA3           | ETPUA2  | VSS              | VDD     | GPIO207 | VDDE7            | NIC <sup>1</sup>      | EMIOS8  | eTPU_A29 <sup>3</sup> | eTPU_A2 <sup>3</sup>  | eTPU_A21 <sup>3</sup> | CAN_A_<br>TX     | VDD              | VSS             | NIC <sup>1</sup> | XTAL             |
| R | NIC <sup>1</sup> | VSS     | VDD              | GPIO206 | EMIOS4  | NIC <sup>1</sup> | EMIOS9                | EMIOS11 | EMIOS14               | eTPU_A27 <sup>3</sup> | EMIOS23               | CAN_A_<br>RX     | NIC <sup>1</sup> | VDD             | VSS              | VDDPLL           |
| т | VSS              | VDD     | NIC <sup>1</sup> | EMIOS0  | EMIOS1  | GPIO219          | eTPU_A25 <sup>3</sup> | EMIOS13 | EMIOS15               | eTPU_A4 <sup>3</sup>  | eTPU_A13 <sup>3</sup> | NIC <sup>1</sup> | VDDE5            | CLKOUT          | VDD              | VSS              |

<sup>1</sup> Pins marked "NIC" have no internal connection.

<sup>2</sup> This ball may be changed to "NC" (no connection) in a future revision.

<sup>3</sup> eTPU output only channel.

Figure 5. 208-pin MAPBGA ballmap (MPC5634M; top view)

Freescale Semiconductor

MPC5634M Microcontroller Data Sheet, Rev. 9



## 34

## 3.5 208 MAPBGA ballmap (MPC5633M only)

Figure 6 shows the 208-pin MAPBGA ballmap for the MPC5633M (1024 KB flash memory) as viewed from above.

|   | 1                | 2       | 3                | 4               | 5               | 6                | 7                    | 8               | 9                     | 10                   | 11                   | 12               | 13              | 14              | 15               | 16               |
|---|------------------|---------|------------------|-----------------|-----------------|------------------|----------------------|-----------------|-----------------------|----------------------|----------------------|------------------|-----------------|-----------------|------------------|------------------|
| А | VSS              | AN9     | AN11             | VDDA1           | VSSA1           | AN1              | AN5                  | VRH             | VRL                   | AN27                 | VSSA0                | AN12-SDS         | ALT_<br>MDO2    | ALT_<br>MDO0    | VRC33            | VSS              |
| В | VDD              | VSS     | AN38             | AN21            | AN0             | AN4              | REFBYPC              | AN22            | AN25                  | AN28                 | VDDA0                | AN13-SDO         | ALT_<br>MDO3    | ALT_<br>MDO1    | VSS              | VDD              |
| с | VSTBY            | VDD     | VSS              | AN17            | AN34            | AN16             | AN3                  | AN7             | AN23                  | AN32                 | AN33                 | AN14-SDI         | AN15<br>FCK     | VSS             | ALT_<br>MSEO0    | тск              |
| D | VRC33            | AN39    | VDD              | VSS             | AN18            | AN2              | AN6                  | AN24            | AN30                  | AN31                 | AN35                 | VDDEH7           | VSS             | TMS             | ALT_EVTO         | NIC <sup>1</sup> |
| E | ETPUA30          | ETPUA31 | NC <sup>2</sup>  | VDD             |                 |                  |                      |                 |                       |                      |                      |                  | VDDE7           | TDI             | ALT<br>EVTI      | ALT_<br>MSEO1    |
| F | ETPUA28          | ETPUA29 | ETPUA26          | NC <sup>2</sup> |                 |                  |                      |                 |                       |                      |                      |                  | VDDEH6          | TDO             | ALT_MCKO         | JCOMP            |
| G | ETPUA24          | ETPUA27 | ETPUA25          | ETPUA21         |                 |                  | VSS                  | VSS             | VSS                   | VSS                  |                      |                  | DSPI_B_<br>SOUT | DSPI_B_<br>PCS3 | DSPI_B_<br>SIN   | DSPI_B_<br>PCS0  |
| н | ETPUA23          | ETPUA22 | ETPUA17          | ETPUA18         |                 |                  | VSS                  | VSS             | VSS                   | VSS                  |                      |                  | NC <sup>2</sup> | DSPI_B_<br>PCS4 | DSPI_B_<br>PCS2  | DSPI_B_<br>PCS1  |
| J | ETPUA20          | ETPUA19 | ETPUA14          | ETPUA13         |                 |                  | VSS                  | VSS             | VSS                   | VSS                  |                      |                  | DSPI_B_<br>PCS5 | SCI_A_TX        | NC <sup>2</sup>  | DSPI_B_<br>SCK   |
| к | ETPUA16          | ETPUA15 | ETPUA7           | VDDEH1          |                 |                  | VSS                  | VSS             | VSS                   | VSS                  |                      |                  | CAN_C_<br>TX    | SCI_A_RX        | RSTOUT           | VDDREG           |
| L | ETPUA12          | ETPUA11 | ETPUA6           | ETPUA0          |                 |                  |                      |                 |                       |                      |                      |                  | SCI_B_TX        | CAN_C_<br>RX    | WKPCFG           | RESET            |
| М | ETPUA10          | ETPUA9  | ETPUA1           | ETPUA5          |                 |                  |                      |                 |                       |                      |                      |                  | SCI_B_RX        | PLLREF          | BOOTCFG1         | VSSPLL           |
| Ν | ETPUA8           | ETPUA4  | ETPUA0           | VSS             | VDD             | VRC33            | EMIOS2               | EMIOS10         | VDDEH1/6 <sup>3</sup> | EMIOS12              | eTPUA19 <sup>4</sup> | VRC33            | VSS             | VRCCTL          | NIC <sup>1</sup> | EXTAL            |
| Ρ | ETPUA3           | ETPUA2  | VSS              | VDD             | NC <sup>2</sup> | VDDE7            | NIC <sup>1</sup>     | EMIOS8          | eTPUA29 <sup>3</sup>  | eTPUA2 <sup>3</sup>  | eTPUA21 <sup>3</sup> | CAN_A_<br>TX     | VDD             | VSS             | NIC <sup>1</sup> | XTAL             |
| R | NIC <sup>1</sup> | VSS     | VDD              | NC <sup>2</sup> | EMIOS4          | NIC <sup>1</sup> | EMIOS9               | EMIOS11         | EMIOS14               | eTPUA27 <sup>3</sup> | EMIOS23              | CAN_A_<br>RX     | NC <sup>2</sup> | VDD             | VSS              | VDDPLL           |
| т | VSS              | VDD     | NIC <sup>1</sup> | EMIOS0          | NC <sup>2</sup> | GPIO219          | eTPUA25 <sup>3</sup> | NC <sup>2</sup> | NC <sup>2</sup>       | eTPUA4 <sup>3</sup>  | eTPUA13 <sup>3</sup> | NIC <sup>1</sup> | VDDE5           | CLKOUT          | VDD              | VSS              |

<sup>1</sup> Pins marked "NIC" have no internal connection.

<sup>2</sup> Pins marked "NC" may be connected to internal circuitry. Connections to external circuits or other pins on this device can result in unpredictable system behavior or damage.

<sup>3</sup> This ball may be changed to "NC" (no connection) in a future revision.

<sup>4</sup> eTPU output only channel.

Figure 6. 208-pin MAPBGA ballmap (MPC5633M; top view)

MPC5634M Microcontroller Data Sheet, Rev.

ø

#### Table 2. MPC563xM signal properties (continued)

|                    |                                            | Pad                            |                    | 1/0         | Valta a 4 (       |                          | Function / Otata         | Pin No. |                    |                        |                                                                |  |
|--------------------|--------------------------------------------|--------------------------------|--------------------|-------------|-------------------|--------------------------|--------------------------|---------|--------------------|------------------------|----------------------------------------------------------------|--|
| Name               | Function <sup>1</sup>                      | Register<br>(PCR) <sup>2</sup> | Field <sup>3</sup> | і/О<br>Туре | Pad Type          | Reset State <sup>5</sup> | After Reset <sup>6</sup> |         | 144<br>LQFP        | 176<br>LQFP            | 208 MAPB<br>GA                                                 |  |
| VSTBY              | Power Supply for Standby<br>RAM            | —                              | —                  | I           | VSTBY             | I / —                    | —                        |         | 12                 | 12                     | C1                                                             |  |
| VRC33              | 3.3V Voltage Regulator<br>Bypass Capacitor | —                              | —                  | 0           | VRC33             | O / –                    | —                        |         | 13                 | 13                     | A15, D1,<br>N6, N12                                            |  |
| VRCCTL             | Voltage Regulator Control<br>Output        | —                              | —                  | 0           | NA                | O / –                    | —                        |         | 11                 | 11                     | N14                                                            |  |
| VDDA <sup>34</sup> | Analog Power Input for eQADC               | —                              | —                  | I           | VDDA (5.0 V)      | l /  –                   | —                        |         | 6                  | 6                      | -                                                              |  |
| VDDA0              | Analog Power Input for eQADC               | —                              | —                  | I           | VDDA              | l / –                    | —                        |         | _                  | _                      | B11                                                            |  |
| VSSA0              | Analog Ground Input for<br>eQADC           | —                              | —                  | I           | VSSA              | l / –                    | —                        |         |                    |                        | A11                                                            |  |
| VDDA1              | Analog Power Input for eQADC               | —                              | —                  | I           | VDDA              | l / –                    | —                        |         |                    |                        | A4                                                             |  |
| VSSA1              | Analog Ground Input for<br>eQADC           | —                              | —                  | I           | VSSA              | I / —                    | —                        |         |                    |                        | A5                                                             |  |
| VSSA <sup>35</sup> | Analog Ground Input for<br>eQADC           | —                              | —                  | I           | VSSA              | l / –                    | —                        |         | 7                  | 7                      | -                                                              |  |
| VDDREG             | Voltage Regulator Supply                   | —                              | —                  | I           | VDDREG<br>(5.0 V) | I / —                    | —                        |         | 10                 | 10                     | K16                                                            |  |
| VDD                | Internal Logic Supply Input                | _                              | _                  | I           | VDD (1.2 V)       | /-                       | -                        |         | 26, 53,<br>86, 120 | 33, 62,<br>103,<br>149 | B1, B16, C2,<br>D3, E4, N5,<br>P4, P13, R3,<br>R14, T2,<br>T15 |  |





| Power<br>Segment             | 144-LQFP<br>Pin<br>Number | 176-LQFP<br>Pin<br>Number | 208-BGA<br>Pin<br>Number | Voltage<br>Range <sup>1</sup> | I/O Pins Powered<br>by Segment                                                                                                                                                                                                                                        |
|------------------------------|---------------------------|---------------------------|--------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDEH6<br>(a,b)              | 78, 93                    | 95, 110                   | F13                      | 3.3 V –<br>5.0 V              | RESET, RSTOUT,<br>WKPCFG, BOOTCFG1,<br>PLLREF, SCK_B,<br>PCKCFG[0],<br>CAN_A_TX, CAN_A_RX,<br>CAN_C_TX, CAN_C_RX,<br>SCI_A_TX, SCI_A_RX,<br>SCI_B_TX, SCI_B_RX,<br>SCK_B, SIN_B, SOUT_B,<br>DSPI_B_PCS_B[0:5],<br>eMIOS[4],<br>eMIOS[8:15], eMIOS[23],<br>XTAL, EXTAL |
| VDDEH7 <sup>2</sup>          | 102, 113                  | 125, 138                  | D12                      | 3.3 V –<br>5.0 V              | PCKCFG[1],<br>MDO[0:3], EVTI, EVTO,<br>MCKO, MSEO[0:1], TDO,<br>TDI, TMS, TCK, JCOMP,<br>AN[12:15]<br>(GPIO[98:99],<br>GPIO[206:207])                                                                                                                                 |
| VDDE12 <sup>3</sup><br>VDDE7 | _                         | 16, 119                   | E13, P6                  | 1.8 V –<br>3.3 V              | CAL_ADDR[12:30],<br>CAL_DATA[0:15],<br>CAL_CS[0], CAL_CS[2:3],<br>CAL_RD_WR,<br>CAL_WE[0:1], CAL_OE,<br>CAL_TS, ALT_MCKO,<br>ALT_EVTO, NEXUSCFG                                                                                                                       |

| Table 5. Mr CJOSK FOWER/Ground Segmentation (Continued | Table 5. | MPC563x | Power/Ground | Segmentation | (continued) |
|--------------------------------------------------------|----------|---------|--------------|--------------|-------------|
|--------------------------------------------------------|----------|---------|--------------|--------------|-------------|

<sup>1</sup> These are nominal voltages. All VDDE and VDDEH voltages are -5%, +10% (VDDE 1.62 V to 3.6 V, VDDEH 3.0 V to 5.5 V). VDDA is +5%, -10%.

<sup>2</sup> The VDDEH7 segment may be powered from 3.0 V to 5.0 V for mux address or SSI functions, but must meet the VDDA specifications of 4.5 V to 5.25 V for analog input function.

<sup>3</sup> In the calibration package this signal is named VDDE12; it is named VDDE7 in all other packages.



## 4 Electrical characteristics

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MPC5634M series of MCUs.

The electrical specifications are preliminary and are from previous designs, design simulations, or initial evaluation. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle, however for production silicon these specifications will be met. Finalized specifications will be published after complete characterization and device qualifications have been completed.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

## 4.1 Parameter classification

The electrical parameters shown in this document are guaranteed by various methods. To provide a better understanding, the classifications listed in Table 6 are used and the parameters are tagged accordingly in the tables. Note that only controller characteristics ("CC") are classified. System requirements ("SR") are operating conditions that must be provided to ensure normal device operation.

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### Table 6. Parameter classifications

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 4.2 Maximum ratings

#### Table 7. Absolute maximum ratings<sup>1</sup>

| Symbol                         |    | Baramatar                                  | Conditions |       | Unit |   |
|--------------------------------|----|--------------------------------------------|------------|-------|------|---|
| Symbol                         |    | Farameter                                  | Conditions | min   | Gint |   |
| V <sub>DD</sub>                | SR | 1.2 V core supply voltage <sup>2</sup>     |            | - 0.3 | 1.32 | V |
| V <sub>FLASH</sub>             | SR | Flash core voltage <sup>3</sup>            |            | - 0.3 | 5.5  | V |
| V <sub>STBY</sub>              | SR | SRAM standby voltage <sup>4</sup>          |            | - 0.3 | 5.5  | V |
| V <sub>DDPLL</sub>             | SR | Clock synthesizer voltage                  |            | - 0.3 | 1.32 | V |
| V <sub>RC33</sub> <sup>5</sup> | SR | Voltage regulator control<br>input voltage |            | - 0.3 | 3.6  | V |



# 4.6 Power Management Control (PMC) and Power On Reset (POR) electrical specifications

| ID | Name   |    | С | Parameter                                                                                                                                                                                      | Min               | Тур  | Max  | Unit |
|----|--------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|------|
| 1  | Jtemp  | SR |   | Junction temperature                                                                                                                                                                           | -40               | 27   | 150  | °C   |
| 2  | Vddreg | SR | — | PMC 5 V supply voltage VDDREG                                                                                                                                                                  | 4.75 <sup>1</sup> | 5    | 5.25 | V    |
| 3  | Vdd    | SR |   | Core supply voltage 1.2 V VDD when external regulator is used without disabling the internal regulator (PMC unit turned on, LVI monitor active) <sup>2</sup>                                   | 1.26 <sup>3</sup> | 1.3  | 1.32 | V    |
| 3а | _      | SR |   | Core supply voltage 1.2 V VDD when external regulator is used with a disabled internal regulator (PMC unit turned-off, LVI monitor disabled)                                                   | 1.14              | 1.2  | 1.32 | V    |
| 4  | lvdd   | SR |   | Voltage regulator core supply maximum DC output current <sup>4</sup>                                                                                                                           | 400               | —    | _    | mA   |
| 5  | Vdd33  | SR |   | Regulated 3.3 V supply voltage when external regulator is used without disabling the internal regulator (PMC unit turned-on, internal 3.3V regulator enabled, LVI monitor active) <sup>5</sup> | 3.3               | 3.45 | 3.6  | V    |
| 5a | _      | SR |   | Regulated 3.3 V supply voltage when external<br>regulator is used with a disabled internal<br>regulator (PMC unit turned-off, LVI monitor<br>disabled)                                         | 3                 | 3.3  | 3.6  | V    |
| 6  | _      | SR |   | Voltage regulator 3.3 V supply maximum required DC output current                                                                                                                              | 80                | _    | _    | mA   |

#### Table 13. PMC Operating conditions and external regulators supply voltage

<sup>1</sup> During start up operation the minimum required voltage to come out of reset state is 4.6 V.

<sup>2</sup> An internal regulator controller can be used to regulate core supply.

<sup>3</sup> The minimum supply required for the part to exit reset and enter in normal run mode is 1.28 V.

<sup>4</sup> The onchip regulator can support a minimum of 400 ma although the worst case core current is 180 ma.

<sup>5</sup> An internal regulator can be used to regulate 3.3 V supply.

| Table 14. PMC | Celectrical | characteristics |
|---------------|-------------|-----------------|
|---------------|-------------|-----------------|

| ID | Name |    | С | Parameter                                                         | Min      | Тур   | Мах      | Unit       | Notes |
|----|------|----|---|-------------------------------------------------------------------|----------|-------|----------|------------|-------|
| 1  | Vbg  | СС | С | Nominal bandgap voltage<br>reference                              | —        | 1.219 | —        | V          |       |
| 1a | _    | СС | Ρ | Untrimmed bandgap<br>reference voltage                            | Vbg–7%   | Vbg   | Vbg+6%   | V          |       |
| 1b | _    | СС | Ρ | Trimmed bandgap<br>reference voltage (5 V,<br>27 °C) <sup>1</sup> | Vbg–10mV | Vbg   | Vbg+10mV | V          |       |
| 1c |      | СС | С | Bandgap reference temperature variation                           | _        | 100   | _        | ppm<br>/°C |       |



| Symbol                     |    | <b>C</b> | Baramotor                                                                          | Conditions                                                                                                              |      | Value <sup>2</sup> |                        | Unit |
|----------------------------|----|----------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|--------------------|------------------------|------|
| Symbol                     |    |          | Parameter                                                                          | Conditions                                                                                                              | min  | typ                | max                    |      |
| I <sub>DDH1</sub>          | CC | D        | Operating current                                                                  | V <sub>DDEH1</sub>                                                                                                      | _    | —                  | See note <sup>23</sup> | mA   |
| IDDH6<br>I <sub>DDH7</sub> |    | D        | N <sub>DDE</sub> <sup>20</sup> supplies @<br>80 MHz                                | V <sub>DDEH6</sub>                                                                                                      |      | _                  |                        |      |
| I <sub>DD7</sub>           |    | D        |                                                                                    | V <sub>DDEH7</sub>                                                                                                      | _    | —                  |                        |      |
| IDDH9                      |    | D        |                                                                                    | V <sub>DDE7</sub>                                                                                                       | —    | —                  |                        |      |
|                            |    | D        |                                                                                    | V <sub>DDEH9</sub>                                                                                                      | _    | —                  |                        |      |
|                            |    | D        |                                                                                    | V <sub>DDE12</sub>                                                                                                      | _    | —                  |                        |      |
| I <sub>ACT_S</sub>         | CC | С        | Slow/medium I/O weak                                                               | 3.0 V – 3.6 V                                                                                                           | 15   | —                  | 95                     | μA   |
|                            |    | Ρ        | pull up/down current <sup>2+</sup>                                                 | 4.75 V –<br>5.25 V                                                                                                      | 35   | -                  | 200                    |      |
| I <sub>ACT_F</sub>         | CC | D        | Fast I/O weak pull up/down current <sup>24</sup>                                   | 1.62 V –<br>1.98 V                                                                                                      | 36   | -                  | 120                    | μΑ   |
|                            |    | D        |                                                                                    | 2.25 V –<br>2.75 V                                                                                                      | 34   | -                  | 139                    |      |
|                            |    | D        |                                                                                    | 3.0 V – 3.6 V                                                                                                           | 42   | —                  | 158                    |      |
| I <sub>ACT_MV_PU</sub>     | CC | С        | Multi-voltage pad weak<br>pullup current                                           | V <sub>DDEH</sub> =<br>3.0–3.6 V <sup>10</sup> ,<br>pad_multv_hv,<br>all process<br>corners,<br>high swing<br>mode only | 10   | _                  | 75                     | μA   |
|                            |    | Ρ        |                                                                                    | 4.75 V –<br>5.25 V                                                                                                      | 25   | -                  | 200                    |      |
| I <sub>ACT_MV_PD</sub>     | CC | С        | Multivoltage pad weak<br>pulldown current                                          | V <sub>DDEH</sub> =<br>3.0–3.6 V <sup>10</sup> ,<br>pad_multv_hv,<br>all process<br>corners,<br>high swing<br>mode only | 10   | _                  | 60                     | μA   |
|                            |    | Ρ        |                                                                                    | 4.75 V –<br>5.25 V                                                                                                      | 25   | -                  | 200                    |      |
| I <sub>INACT_D</sub>       | CC | Ρ        | I/O input leakage<br>current <sup>25</sup>                                         | —                                                                                                                       | -2.5 | -                  | 2.5                    | μΑ   |
| I <sub>IC</sub>            | СС | Т        | DC injection current (per pin)                                                     | _                                                                                                                       | -1.0 | -                  | 1.0                    | mA   |
| I <sub>INACT_</sub> A      | CC | Ρ        | Analog input current,<br>channel off, AN[0:7],<br>AN38, AN39 <sup>26</sup>         | —                                                                                                                       | -250 | _                  | 250                    | nA   |
|                            |    | Ρ        | Analog input current,<br>channel off, all other<br>analog pins (ANx) <sup>26</sup> | —                                                                                                                       | -150 | _                  | 150                    |      |



| Symbol               |    |   | Berometor                                                                 |                                                         | Va                       | Value                    |                      |  |
|----------------------|----|---|---------------------------------------------------------------------------|---------------------------------------------------------|--------------------------|--------------------------|----------------------|--|
|                      |    | C | Parameter                                                                 |                                                         | min                      | max                      | Unit                 |  |
| TUE8                 | CC | С | Total unadjusted error (TUE) at 8 M                                       | //Hz <sup>9</sup>                                       | -4                       | 4                        | Counts               |  |
| TUE16                | CC | С | Total unadjusted error at 16 MHz <sup>10</sup>                            | )                                                       | -8                       | 8                        | Counts               |  |
| SNR                  | CC | Т | Signal to Noise Ratio <sup>11</sup>                                       |                                                         | 55.2                     |                          | dB                   |  |
| THD                  | CC | Т | Total Harmonic Distorsion                                                 |                                                         | 70.0                     |                          | dB                   |  |
| SFDR                 | CC | Т | Spurious Free Dynamic Range                                               |                                                         | 65.0                     |                          | dB                   |  |
| SINAD                | CC | Т | Signal to Noise and Distorsion                                            |                                                         | 55.0                     |                          | dB                   |  |
| ENOB                 | CC | Т | Effective Number of Bits                                                  |                                                         | 8.8                      |                          | Counts               |  |
| GAINVGA1             | CC | - | Variable gain amplifier accuracy (g                                       | ain=1) <sup>12</sup>                                    |                          | 1                        |                      |  |
|                      | CC | С | INL                                                                       | 8 MHz ADC                                               | -4                       | 4                        | Counts <sup>13</sup> |  |
|                      | CC | С |                                                                           | 16 MHz ADC                                              | 8                        | 8                        | Counts               |  |
|                      | CC | С | DNL                                                                       | 8 MHz ADC                                               | -3 <sup>14</sup>         | 3 <sup>14</sup>          | Counts               |  |
|                      | CC | С |                                                                           | 16 MHz ADC                                              | -3 <sup>14</sup>         | 3 <sup>14</sup>          | Counts               |  |
| GAINVGA2             | CC | - | Variable gain amplifier accuracy (g                                       | Variable gain amplifier accuracy (gain=2) <sup>12</sup> |                          |                          |                      |  |
|                      | CC | D | INL                                                                       | 8 MHz ADC                                               | -5                       | 5                        | Counts               |  |
|                      | CC | D |                                                                           | 16 MHz ADC                                              | 8                        | 8                        | Counts               |  |
|                      | CC | D | DNL                                                                       | 8 MHz ADC                                               | -3                       | 3                        | Counts               |  |
|                      | CC | D |                                                                           | 16 MHz ADC                                              | -3                       | 3                        | Counts               |  |
| GAINVGA4             | CC | - | Variable gain amplifier accuracy (gain=4) <sup>12</sup>                   |                                                         |                          |                          |                      |  |
|                      | CC | D | INL                                                                       | 8 MHz ADC                                               | -7                       | 7                        | Counts               |  |
|                      | CC | D |                                                                           | 16 MHz ADC                                              | -8                       | 8                        | Counts               |  |
|                      | CC | D | DNL                                                                       | 8 MHz ADC                                               | -4                       | 4                        | Counts               |  |
|                      | CC | D |                                                                           | 16 MHz ADC                                              | -4                       | 4                        | Counts               |  |
| DIFF <sub>max</sub>  | СС | С | Maximum differential voltage<br>(DANx+ - DANx-) or (DANx                  | PREGAIN set<br>to 1X setting                            | -                        | (VRH -<br>VRL)/2         | V                    |  |
| DIFF <sub>max2</sub> | СС | С | DANx+)                                                                    | PREGAIN set<br>to 2X setting                            | -                        | (VRH -<br>VRL)/4         | V                    |  |
| DIFF <sub>max4</sub> | CC | С |                                                                           | PREGAIN set<br>to 4X setting                            | _                        | (VRH -<br>VRL)/8         | V                    |  |
| DIFF <sub>cmv</sub>  | СС | С | Differential input Common mode<br>voltage (DANx- + DANx+)/2 <sup>15</sup> |                                                         | (VRH -<br>VRL)/2 -<br>5% | (VRH -<br>VRL)/2 +<br>5% | V                    |  |

#### Table 29. eQADC conversion specifications (operating) (continued)

<sup>1</sup> Stop mode recovery time is the time from the setting of either of the enable bits in the ADC Control Register to the time that the ADC is ready to perform conversions. Delay from power up to full accuracy = 8 ms.

<sup>2</sup> At V<sub>RH</sub> - V<sub>RL</sub> = 5.12 V, one count = 1.25 mV. Without using pregain.
 <sup>3</sup> Below disruptive current conditions, the channel being stressed has conversion values of 0x3FF for analog inputs greater then V<sub>RH</sub> and 0x0 for values less then V<sub>RL</sub>. Other channels are not affected by non-disruptive conditions.





Figure 12. JTAG boundary scan timing

## 4.16.2 Nexus timing

| Table 37 | . Nexus | debug | port | timing | 1 |
|----------|---------|-------|------|--------|---|
|----------|---------|-------|------|--------|---|

| #  | Symb                | ol | С | Characteristic                           | Min. Value       | Max. Value | Unit              |
|----|---------------------|----|---|------------------------------------------|------------------|------------|-------------------|
| 1  | t <sub>MCYC</sub>   | CC | D | MCKO Cycle Time                          | 2 <sup>2,3</sup> | 8          | t <sub>CYC</sub>  |
| 1a | t <sub>MCYC</sub>   | СС | D | Absolute Minimum MCKO Cycle Time         | 100 <sup>4</sup> | —          | ns                |
| 2  | t <sub>MDC</sub>    | CC | D | MCKO Duty Cycle                          | 40               | 60         | %                 |
| 3  | t <sub>MDOV</sub>   | СС | D | MCKO Low to MDO Data Valid <sup>5</sup>  | - 0.1            | 0.2        | t <sub>MCYC</sub> |
| 4  | t <sub>MSEOV</sub>  | СС | D | MCKO Low to MSEO Data Valid <sup>5</sup> | 0.1              | 0.2        | t <sub>MCYC</sub> |
| 6  | t <sub>EVTOV</sub>  | СС | D | MCKO Low to EVTO Data Valid <sup>5</sup> | - 0.1            | 0.2        | t <sub>MCYC</sub> |
| 7  | t <sub>EVTIPW</sub> | CC | D | EVTI Pulse Width                         | 4.0              | _          | t <sub>TCYC</sub> |
| 8  | t <sub>EVTOPW</sub> | CC | D | EVTO Pulse Width                         | 1                | _          | t <sub>MCYC</sub> |





These numbers reference Table 40.

These numbers

reference Table 40.





Figure 25. DSPI modified transfer format timing – master, CPHA = 1



Ordering information

# 6 Ordering information

Table 42 shows the orderable part numbers for the MPC5634M series.

| Part Number     | Flash/SRAM<br>(Kbytes) | Package            | Speed<br>(MHz) |
|-----------------|------------------------|--------------------|----------------|
| SPC5632MF2MLQ60 | 768 / 48               | 144 LQFP Pb-free   | 60             |
| SPC5632MF2MLQ40 | 768 / 48               | 144 LQFP Pb-free   | 40             |
| SPC5633MF2MMG80 | 1024 / 64              | 208 MAPBGA Pb-free | 80             |
| SPC5633MF2MLU80 | 1024 / 64              | 176 LQFP Pb-free   | 80             |
| SPC5633MF2MLQ80 | 1024 / 64              | 144 LQFP Pb-free   | 80             |
| SPC5633MF2MMG60 | 1024 / 64              | 208 MAPBGA Pb-free | 60             |
| SPC5633MF2MLU60 | 1024 / 64              | 176 LQFP Pb-free   | 60             |
| SPC5633MF2MLQ60 | 1024 / 64              | 144 LQFP Pb-free   | 60             |
| SPC5633MF2MLQ40 | 1024 / 64              | 144 LQFP Pb-free   | 40             |
| SPC5634MF2MMG80 | 1536 / 94              | 208 MAPBGA Pb-free | 80             |
| SPC5634MF2MLU80 | 1536 / 94              | 176 LQFP Pb-free   | 80             |
| SPC5634MF2MLQ80 | 1536 / 94              | 144 LQFP Pb-free   | 80             |
| SPC5634MF2MMG60 | 1536 / 94              | 208 MAPBGA Pb-free | 60             |
| SPC5634MF2MLU60 | 1536 / 94              | 176 LQFP Pb-free   | 60             |
| SPC5634MF2MLQ60 | 1536 / 94              | 144 LQFP Pb-free   | 60             |
| SPC563M60L3CPBY |                        |                    |                |
| SPC563M60L3CPAY |                        |                    |                |



#### **Document revision history**

| Revision | Date    | Description of Changes                                                                                                                                                                                                                                                                                                                                                                     |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 5   | 04/2010 | <ul> <li>Updates to features list:</li> <li>MMU is 16-entry (previously noted as 8-entry)</li> <li>ECSM features include single-bit error correction reporting</li> <li>eTPU2 is object code compatible with previous eTPU versions</li> </ul>                                                                                                                                             |
|          |         | Updates to feature details: <ul> <li>Programming feature: eTPU2 channel flags can be tested</li> </ul>                                                                                                                                                                                                                                                                                     |
|          |         | Pinout/ballmap changes:<br>144 pin LQFP package:<br>• Pin 46 is now VDDEH1B (was VDDEH4A)<br>• Pin 61 is now VDDEH6A (was VDDEH4B)                                                                                                                                                                                                                                                         |
|          |         | <ul><li>176 pin LQFP package (1.5M devices)</li><li>Pin 55 is now VDDEH1B (was VDDEH4A)</li><li>Pin 74 is now VDDEH6A (was VDDEH4B)</li></ul>                                                                                                                                                                                                                                              |
|          |         | <ul><li>176 pin LQFP package (1.5M devices)</li><li>Pin 55 is now VDDEH1B (was VDDEH4A)</li><li>Pin 74 is now VDDEH6A (was VDDEH4B)</li></ul>                                                                                                                                                                                                                                              |
|          |         | 208 ball BGA package (all devices)<br>Ball N9 changed to VDDEH1/6 (was VDDEH6). In a future revision of the device this may<br>be changed to NC (no connect).                                                                                                                                                                                                                              |
|          |         | Changes to calibration ball names on devices with 1 MB flash memory:<br>• CAL_MDO0 changed to ALT_MDO0<br>• CAL_MDO1 changed to ALT_MDO1<br>• CAL_MDO2 changed to ALT_MDO2<br>• CAL_MDO3 changed to ALT_MDO3<br>• CAL_MSEO0 changed to ALT_MSEO0<br>• CAL_MSEO1 changed to ALT_MSEO1<br>• CAL_EVTI changed to ALT_EVTI<br>• CAL_EVTO changed to ALT_EVTO<br>• CAL_MCKO changed to ALT_MCKO |
|          |         | <ul> <li>Power/ground segment changes:</li> <li>The following pins are on VDDE7 I/O segment only on the 208-ball BGA package:<br/>ALT_MDO[0:3], ALT_MSEO[0:1], ALT_EVTI, ALT_EVTO, ALT_MCKO.</li> <li>Power segments VDDEH4, VDDEH4A and VDDEH4B have been removed.</li> </ul>                                                                                                             |
|          |         | CLKOUT power segment is VDDE5 (was VDDE12)                                                                                                                                                                                                                                                                                                                                                 |
|          |         | Thermal characteristics for 176-pin LQFP updated (all parameter values)                                                                                                                                                                                                                                                                                                                    |

#### Table 43. Revision history (continued)