# E·XFL

#### NXP USA Inc. - LPC1549JBD100E Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 72MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART, USB                         |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                             |
| Number of I/O              | 76                                                                     |
| Program Memory Size        | 256KB (256K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 4K x 8                                                                 |
| RAM Size                   | 36K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V                                                            |
| Data Converters            | A/D 24x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 100-LQFP                                                               |
| Supplier Device Package    | 100-LQFP (14x14)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1549jbd100e |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

32-bit ARM Cortex-M3 microcontroller

## 5. Marking



The LPC15xx devices typically have the following top-side marking for LQFP100 packages:

LPC15xxJxxx

Xxxxxx xx

xxxyywwxxx

The LPC15xx devices typically have the following top-side marking for LQFP64 packages:

LPC15xxJ

Xxxxxx xx

xxxyywwxxx

The LPC15xx devices typically have the following top-side marking for LQFP48 packages:

- LPC15xxJ
- Xxxxxx

Хххуу

WWXXX

Field 'yy' states the year the device was manufactured. Field 'ww' states the week the device was manufactured during that year.

LPC15XX

### **NXP Semiconductors**

## LPC15xx

#### 32-bit ARM Cortex-M3 microcontroller





| Symbol           | LQFP48           | LQFP64                  | LQFP100                              |                    | Reset<br>state <sup>[1]</sup> | Туре | Description                                                                                                                                                                                                                                                                                                                                   |
|------------------|------------------|-------------------------|--------------------------------------|--------------------|-------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO2_8           | -                | -                       | 92                                   | [5]                | I; PU                         | IO   | PIO2_8 — General purpose port 2 input/output 8.                                                                                                                                                                                                                                                                                               |
|                  |                  |                         |                                      |                    |                               |      | On the LQFP100 package, this pin is assigned to CAN0_TD in ISP C_CAN mode.                                                                                                                                                                                                                                                                    |
| PIO2_9           | -                | -                       | 94                                   | [5]                | I; PU                         | Ю    | PIO2_9 — General purpose port 2 input/output 9.                                                                                                                                                                                                                                                                                               |
|                  |                  |                         |                                      |                    |                               |      | On the LQFP100 package, this pin is assigned to CAN0_RD in ISP C_CAN mode.                                                                                                                                                                                                                                                                    |
| PIO2_10          | -                | -                       | 96                                   | [5]                | I; PU                         | Ю    | PIO2_10 — General purpose port 2 input/output 10.                                                                                                                                                                                                                                                                                             |
| PIO2_11          | -                | -                       | 99                                   | [5]                | I; PU                         | Ю    | PIO2_11 — General purpose port 2 input/output 11.                                                                                                                                                                                                                                                                                             |
| PIO2_12          | 35               | 47                      | 74                                   | [5]                | I; PU                         | IO   | <b>PIO2_12</b> — General purpose port 2 input/output 12. On parts LPC1519/17/18 only.                                                                                                                                                                                                                                                         |
| PIO2_13          | 36               | 48                      | 75                                   | [5]                | I; PU                         | IO   | <b>PIO2_13</b> — General purpose port 2 input/output 13. On parts LPC1519/17/18 only.                                                                                                                                                                                                                                                         |
| USB_DP           | 35               | 47                      | 74                                   | [10]               | -                             | Ю    | USB bidirectional D+ line. Pad includes internal 33 $\Omega$ series termination resistor. On parts LPC1549/48/47 only.                                                                                                                                                                                                                        |
| USB_DM           | 36               | 48                      | 75                                   | <u>[10]</u>        | -                             | IO   | USB bidirectional D– line. Pad includes internal 33 $\Omega$ series termination resistor. On parts LPC1549/48/47 only.                                                                                                                                                                                                                        |
| RTCXIN           | 31               | 42                      | 66                                   | <u>[9]</u>         | -                             |      | RTC oscillator input. This input should be grounded if the RTC is not used.                                                                                                                                                                                                                                                                   |
| RTCXOUT          | 32               | 43                      | 67                                   | [9]                | -                             |      | RTC oscillator output.                                                                                                                                                                                                                                                                                                                        |
| XTALIN           | 26               | 36                      | 54                                   | [9]<br>[11]        | -                             |      | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                                                                                   |
| XTALOUT          | 25               | 35                      | 53                                   | <u>[9]</u><br>[11] | -                             |      | Output from the oscillator amplifier.                                                                                                                                                                                                                                                                                                         |
| VBAT             | 30               | 41                      | 65                                   |                    | -                             |      | Battery supply voltage. Supplies power to the RTC. If no battery is used, tie VBAT to VDD or to ground.                                                                                                                                                                                                                                       |
| V <sub>DDA</sub> | 16               | 20                      | 30                                   |                    | -                             |      | Analog supply voltage. $V_{DD}$ and the analog reference<br>voltages VREFP_ADC and VREFP_DAC_VDDCMP must<br>not exceed the voltage level on $V_{DDA}$ . $V_{DDA}$ should typically<br>be the same voltages as $V_{DD}$ but should be isolated to<br>minimize noise and error. $V_{DDA}$ should be tied to $V_{DD}$ if the<br>ADC is not used. |
| V <sub>DD</sub>  | 39,<br>27,<br>42 | 22,<br>52,<br>37,<br>57 | 4,<br>32,<br>70,<br>83,<br>57,<br>89 |                    | -                             |      | 3.3 V supply voltage (2.4 V to 3.6 V). The voltage level on $V_{DD}$ must be equal or lower than the analog supply voltage $V_{DDA}$ .                                                                                                                                                                                                        |
| VREFP_DAC_VDDCMP | 14               | 18                      | 27                                   | <u>[9]</u>         | -                             |      | DAC positive reference voltage and analog comparator reference voltage. The voltage level on VREFP_DAC_VDDCMP must be equal to or lower than the voltage applied to $V_{DDA}$ .                                                                                                                                                               |
| VREFN            | 11               | 14                      | 22                                   |                    | -                             |      | ADC and DAC negative voltage reference. If the ADC is not used, tie VREFN to $V_{SS}.$                                                                                                                                                                                                                                                        |

### Table 3. Pin description with fixed-pin functions

### 8.4 EEPROM

The LPC15xx contain 4 kB of on-chip byte-erasable and byte-programmable EEPROM data memory. The EEPROM can be programmed using In-Application Programming (IAP) via the on-chip boot loader software.

### 8.5 SRAM

The LPC15xx contain a total 36 kB, 20 kB or 12 kB of contiguous, on-chip static RAM memory. For each SRAM configuration, the SRAM is divided into three blocks:  $2 \times 16 \text{ kB} + 4 \text{ kB}$  for 36 kB SRAM,  $2 \times 8 \text{ kB} + 4 \text{ kB}$  for 20 kB SRAM, and  $2 \times 4 \text{ kB} + 4 \text{ kB}$  for 12 kB SRAM. The bottom 16 kB, 8 kB, or 4 kB are enabled by the bootloader and cannot be disabled. The next two SRAM blocks in each configuration can be disabled or enabled individually in the SYSCON block to save power.

|                  | SRAM0                         | SRAM1                         | SRAM2                         |
|------------------|-------------------------------|-------------------------------|-------------------------------|
| LPC1549/19 (tota | al SRAM = 36 kB)              |                               |                               |
| address range    | 0x0200 0000 to<br>0x0200 3FFF | 0x0200 4000 to<br>0x0200 7FFF | 0x0200 8000 to<br>0x0200 8FFF |
| size             | 16 kB                         | 16 kB                         | 4 kB                          |
| control          | cannot be disabled            | disable/enable                | disable/enable                |
| default          | enabled                       | enabled                       | enabled                       |
| LPC1548/18 (tota | al SRAM = 20 kB)              |                               |                               |
| address range    | 0x0200 0000 to<br>0x0200 1FFF | 0x0200 2000 to<br>0x0200 3FFF | 0x0200 4000 to<br>0x0200 4FFF |
| size             | 8 kB                          | 8 kB                          | 4 kB                          |
| control          | cannot be disabled            | disable/enable                | disable/enable                |
| default          | enabled                       | enabled                       | enabled                       |
| LPC1547/17 (tota | al SRAM = 12 kB)              |                               |                               |
| address range    | 0x0200 0000 to<br>0x0200 0FFF | 0x0200 1000 to<br>0x0200 1FFF | 0x0200 2000 to<br>0x0200 2FFF |
| size             | 4 kB                          | 4 kB                          | 4 kB                          |
| control          | cannot be disabled            | disable/enable                | disable/enable                |
| default          | enabled                       | enabled                       | enabled                       |

#### Table 8. LPC15xx SRAM configurations

## 8.6 On-chip ROM

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (APIs):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash including IAP erase page command.
- IAP support for EEPROM.
- Flash updates via USB and C\_CAN supported.
- USB API (HID, CDC, and MSC drivers).
- DMA, I2C, USART, SPI, and C\_CAN drivers.
- Power profiles for configuring power consumption and PLL settings.

- The following conditions define an event: a counter match condition, an input (or output) condition, a combination of a match and/or and input/output condition in a specified state.
- Selected events can limit, halt, start, or stop a counter.
- Events control state changes, outputs, interrupts, and DMA requests.
- Match register 0 can be used as an automatic limit.
- In bi-directional mode, events can be enabled based on the count direction.
- Match events can be held until another qualifying event occurs.
- State control features:
  - A state is defined by events that can take place in the state while the counter is running.
  - A state changes into another state as result of an event.
  - Each event can be assigned to one or more states.
  - State variable allows sequencing across multiple counter cycles.
- Integrated with an input pre-processing unit (SCTIPU) to combine or delay input events.

Inputs and outputs on the SCTimer2/PWM and SCTimer3/PWM are configured as follows:

- 3 inputs. Each input selects one of 21 sources from a pin multiplexer.
- 6 outputs (some outputs are connected to multiple locations)
  - Three outputs connected to external pins through the switch matrix as movable functions.
  - Three outputs connected to external pins through the switch matrix as fixed-pin functions.
  - Two outputs connected to the SCT IPU to sample or latch input events.
  - Four outputs connected to the accompanying large SCT
  - Two outputs connected to each ADC trigger input

#### 8.22.5 SCT Input processing unit (SCTIPU)

The SCTIPU allows to block or propagate signals to inputs of the SCT under the control of an SCT output. Using the SCTIPU in this way, allows signals to be blocked from entering the SCT inputs for a certain amount of time, for example while they are known to be invalid.

In addition, the SCTIPU can generate a common signal from several combined input sources that can be selected on all SCT inputs. Such a mechanism can be useful to create an abort signal that stops all timers.

#### 8.22.5.1 Features

The SCTIPU pre-processes inputs to the State-Configurable Timers (SCT).

• Four outputs created from a selection of input transitions. Each output can be used as abort input to the SCTs or for any other application which requires a collection of multiple SCT inputs to trigger an identical SCT response.

 When the ADC is accurately calibrated, the internal voltage reference can be used to measure the power supply voltage. This requires calibration by recording the ADC code of the internal voltage reference at different power supply levels yielding a different ADC code value for each supply voltage level. In a particular application, the internal voltage reference can be measured and the actual power supply voltage can be determined from the stored calibration values. The calibration values can be stored in the EEPROM for easy access.

After power-up, the internal voltage reference must be allowed to settle to its stable value before it can be used as an ADC reference voltage input.

For an accurate measurement of the internal voltage reference by the ADC, the ADC must be configured in single-channel burst mode. The last value of a nine-conversion (or more) burst provides an accurate result.

### 8.29 Multi-Rate Timer (MRT)

The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each channel can be programmed with an independent time interval, and each channel operates independently from the other channels.

#### 8.29.1 Features

- 24-bit interrupt timer
- Four channels independently counting down from individually set values
- Repeat and one-shot interrupt modes

### 8.30 Windowed WatchDog Timer (WWDT)

The watchdog timer resets the controller if software fails to periodically service it within a programmable time window.

#### 8.30.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The WWDT is clocked by the dedicated watchdog oscillator (WDOsc) running at a fixed frequency.

#### 8.35 Power domains

The LPC15xx provide two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the backup Registers.

The VBAT pin supplies power only to the RTC domain. The RTC requires a minimum of power to operate, which can be supplied by an external battery. The device core power (V<sub>DD</sub>) is used to operate the RTC whenever V<sub>DD</sub> is present. Therefore, there is no power drain from the RTC battery when V<sub>DD</sub> is and V<sub>DD</sub> >= VBAT + 0.3 V.



### 8.36 Integrated oscillators

The LPC15xx include the following independent oscillators: the system oscillator, the Internal RC oscillator (IRC), the watchdog oscillator, and the 32 kHz RTC oscillator. Each oscillator can be used for multiple purposes.

Following reset, the LPC15xx operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 14 for an overview of the LPC15xx clock generation.

#### 8.38 Clock output

The LPC15xx feature a clock output function that routes the internal oscillator outputs, the PLL outputs, or the main clock an output pin where they can be observed directly.

#### 8.39 Wake-up process

The LPC15xx begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode. This mechanism allows chip operation to resume quickly. If the application uses the system oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and system oscillator as a clock source.

### 8.40 Power control

The LPC15xx support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides additional power control.

#### 8.40.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC15xx for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock and to easily set the configuration options for Deep-sleep and power-down modes.

**Remark:** When using the USB, configure the LPC15xx in Default mode.

#### 8.40.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and can generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, by memory systems and related controllers, and by internal buses.

In addition, ISP entry the external pins can be disabled without enabling CRP. For details, see the LPC15xx *user manual*.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using ISP pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable flash update via the USART.

CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of the ISP pins for valid user code can be disabled. For details, see the LPC15xx *user manual*.

LPC15XX

#### 32-bit ARM Cortex-M3 microcontroller





LPC15XX Product data sheet

#### 32-bit ARM Cortex-M3 microcontroller



## 11.2 CoreMark data



#### 32-bit ARM Cortex-M3 microcontroller

| Symbol             | Parameter                 | Conditions                                         | Min | Тур | Max | Unit |
|--------------------|---------------------------|----------------------------------------------------|-----|-----|-----|------|
| Vo                 | output voltage            | $T_{amb} = -40 \text{ °C to } +105 \text{ °C}$ [1] | 875 | -   | 925 | mV   |
|                    |                           | T <sub>amb</sub> = 25 °C                           |     | 905 |     | mV   |
| t <sub>s(pu)</sub> | power-up<br>settling time | to 99% of V <sub>O</sub>                           | -   | -   | 125 | μS   |

 Table 26.
 Internal voltage reference static and dynamic characteristics

[1] Maximum and minimum values are measured on samples from the corners of the process matrix lot.



#### 32-bit ARM Cortex-M3 microcontroller

| DDA =              |                                   |                                                          |            |     |     |     |      |
|--------------------|-----------------------------------|----------------------------------------------------------|------------|-----|-----|-----|------|
| Symbol             | Parameter                         | Conditions                                               |            | Min | Тур | Max | Unit |
| DT <sub>sen</sub>  | sensor<br>temperature<br>accuracy | $T_{amb} = -40 \ ^{\circ}C \ to +105 \ ^{\circ}C$        | <u>[1]</u> | -   | -   | 5   | °C   |
| EL                 | linearity error                   | $T_{amb} = -40 \ ^{\circ}C \text{ to } +105 \ ^{\circ}C$ |            | -   | -   | 5   | °C   |
| t <sub>s(pu)</sub> | power-up<br>settling time         | to 99% of temperature E<br>sensor output value           | 2][3]      | -   | 81  | 110 | μS   |

Table 27. Temperature sensor static and dynamic characteristics  $V_{DDA} = 2.4 V \text{ to } 3.6 V$ 

[1] Absolute temperature accuracy.

- [2] Typical values are derived from nominal simulation (V<sub>DDA</sub> = 3.3 V; T<sub>amb</sub> = 27 °C; nominal process models). Maximum values are derived from worst case simulation (V<sub>DDA</sub> = 2.6 V; T<sub>amb</sub> = 105 °C; slow process models).
- [3] Internal voltage reference must be powered before the temperature sensor can be turned on.
- [4] Settling time applies to switching between comparator and ADC channels.

## Table 28. Temperature sensor Linear-Least-Square (LLS) fit parameters $V_{DDA} = 2.4 \text{ V to } 3.6 \text{ V}$

| Fit parameter         | Range                                                     | Min | Тур   | Max | Unit  |
|-----------------------|-----------------------------------------------------------|-----|-------|-----|-------|
| LLS slope             | $T_{amb} = -40 \ ^{\circ}C \ to \ +105 \ ^{\circ}C \ [1]$ | -   | -2.29 | -   | mV/°C |
| LLS intercept at 0 °C | $T_{amb} = -40 \ ^{\circ}C \ to \ +105 \ ^{\circ}C \ [1]$ | -   | 577.3 | -   | mV    |
| Value at 30 °C        | [2]                                                       | 502 | -     | 514 | mV    |

[1] Measured over matrix samples.

[2] Measured for samples over process corners.



LPC15XX

#### Table 29. Comparator characteristics

 $V_{DDA}$  = 3.0 V. DLY = 0x0 in the analog comparator CTRL register for shortest propagation delay setting. See the LPC15xx user manual UM10736.

| Symbol               | Parameter                 | Conditions                                                               |               | Min | Тур   | Max              | Unit |
|----------------------|---------------------------|--------------------------------------------------------------------------|---------------|-----|-------|------------------|------|
| Static cha           | aracteristics             |                                                                          |               |     |       |                  |      |
| I <sub>DD</sub>      | supply current            | VP > VM                                                                  |               | -   | 48    | -                | μA   |
|                      |                           | VM > VP                                                                  |               | -   | 38    | -                | μA   |
| V <sub>IC</sub>      | common-mode input voltage |                                                                          |               | 0   | -     | V <sub>DDA</sub> | V    |
| DVo                  | output voltage variation  |                                                                          |               | 0   | -     | V <sub>DD</sub>  | V    |
| Voffset              | offset voltage            | V <sub>IC</sub> = 0.1 V                                                  |               | -   | +/- 3 | -                | mV   |
|                      |                           | V <sub>IC</sub> = 1.5 V                                                  |               | -   | +/- 3 | -                | mV   |
|                      |                           | V <sub>IC</sub> = 2.9 V                                                  |               | -   | +/- 6 | -                | mV   |
| Dynamic              | characteristics           |                                                                          |               |     |       |                  |      |
| t <sub>startup</sub> | start-up time             | nominal process                                                          |               | -   | 4.5   | 6                | μS   |
| t <sub>PD</sub>      | propagation delay         | HIGH to LOW; $V_{DDA} = 3.0 V$ ;                                         |               |     |       |                  |      |
|                      |                           | $V_{IC}$ = 0.1 V; 50 mV overdrive input                                  | [1]           | -   | 86    | 130              | ns   |
|                      |                           | V <sub>IC</sub> = 0.1 V; rail-to-rail input                              | [1]           | -   | 196   | 250              | ns   |
|                      |                           | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                           | [1]           | -   | 68    | 110              | ns   |
|                      |                           | V <sub>IC</sub> = 1.5 V; rail-to-rail input                              | [1]           | -   | 64    | 90               | ns   |
|                      |                           | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                           | [1]           | -   | 86    | 130              | ns   |
|                      |                           | V <sub>IC</sub> = 2.9 V; rail-to-rail input                              | [1]           | -   | 48    | 80               | ns   |
| t <sub>PD</sub>      | propagation delay         | LOW to HIGH; $V_{DDA} = 3.0 V$ ;                                         |               |     |       |                  |      |
|                      |                           | V <sub>IC</sub> = 0.1 V; 50 mV overdrive input                           | <u>[1]</u>    | -   | 98    | 130              | ns   |
|                      |                           | V <sub>IC</sub> = 0.1 V; rail-to-rail input                              | [1]           | -   | 24    | 40               | ns   |
|                      |                           | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input                           | [1]           | -   | 88    | 130              | ns   |
|                      |                           | V <sub>IC</sub> = 1.5 V; rail-to-rail input                              | [1]           | -   | 68    | 120              | ns   |
|                      |                           | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input                           | [1]           | -   | 84    | 110              | ns   |
|                      |                           | V <sub>IC</sub> = 2.9 V; rail-to-rail input                              | [1]           | -   | 98    | 180              | ns   |
| V <sub>hys</sub>     | hysteresis voltage        | positive hysteresis; $V_{DDA} = 3.0 V$ ;<br>$V_{IC} = 1.5 V$ ; settings: | [2]           |     |       |                  |      |
|                      |                           | 5 mV                                                                     |               | 3   | -     | 8                | mV   |
|                      |                           | 10 mV                                                                    |               | 8   | -     | 13               | mV   |
|                      |                           | 15 mV                                                                    |               | 17  | -     | 25               | mV   |
| V <sub>hys</sub>     | hysteresis voltage        | negative hysteresis; $V_{DDA} = 3.0 V$ ;<br>$V_{IC} = 1.5 V$ ; settings: | <u>[1][2]</u> |     |       |                  |      |
|                      |                           | 5 mV                                                                     |               | 3   | -     | 9                | mV   |
|                      |                           | 10 mV                                                                    |               | 8   | -     | 18               | mV   |
|                      |                           | 15 mV                                                                    |               | 18  | -     | 27               | mV   |
| R <sub>lad</sub>     | ladder resistance         | -                                                                        |               | -   | 1     | -                | MΩ   |

[1]  $C_L = 10 \text{ pF}$ ; results from measurements on silicon samples over process corners and over the full temperature range  $T_{amb} = -40 \text{ °C}$  to +105 °C.

[2] Input hysteresis is relative to the reference input channel and is software programmable.

#### 32-bit ARM Cortex-M3 microcontroller



For a bus-powered device, the VBUS signal does not need to be connected to the USB\_VBUS pin (see Figure 45). The USB\_CONNECT function can additionally be enabled internally by setting the DCON bit in the DEVCMDSTAT register to prevent the USB from timing out when there is a significant delay between power-up and handling USB traffic. External circuitry is not required for the USB\_CONNECT functionality.



**Remark:** When a bus-powered circuit as shown in <u>Figure 45</u> is used or, for a self-powered device, when the VBUS pin is not connected, configure the PIO0\_3/USB\_VBUS pin for GPIO (PIO0\_3) in the IOCON block. This ties the VBUS signal HIGH internally.

#### 14.2.1 USB Low-speed operation

The USB device controller can be used in low-speed mode supporting 1.5 Mbit/s data exchange with a USB host controller.

**Remark:** To operate in low-speed mode, change the board connections as follows:

- 1. Connect USB\_DP to the D- pin of the connector.
- 2. Connect USB\_DM to the D+ pin of the connector.

### **NXP Semiconductors**

## LPC15xx

#### 32-bit ARM Cortex-M3 microcontroller



(5) Position the decoupling capacitor of 0.1  $\mu$ F as close as possible to the VBAT pin. Tie VBAT to V<sub>DD</sub> if not used.

- (6) Uses the ARM 10-pin interface for SWD.
- (7) When measuring signals of low frequency, use a low-pass filter to remove noise and to improve ADC performance. Also see Ref. 3.

(8) ISP pin assignments is dependent on package type. See Table 7 "Pin assignments for ISP modes".

Fig 49. Power, clock, and debug connections

## 14.7 Termination of unused pins

<u>Table 34</u> shows how to terminate pins that are **not** used in the application. In many cases, unused pins may should be connected externally or configured correctly by software to minimize the overall power consumption of the part.

Unused pins with GPIO function should be configured as GPIO (switch matrix default) and setto outputs driving LOW with their internal pull-up disabled. To drive the output LOW, select output in the GPIO DIR register, and write a 0 to the GPIO PORT register for that pin. Disable the pull-up in the pin's IOCON register.

In addition, it is recommended to configure all GPIO pins that are not bonded out on smaller packages as outputs driven LOW with their internal pull-up disabled.

| Pin                            | Default<br>state <sup>[1]</sup> | Recommended termination of unused pins                                                                                                                                                                      |
|--------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_21                  | I; PU                           | In an application that does not use the RESET pin or its GPIO function, the termination of this pin depends on whether Deep power-down mode is used:                                                        |
|                                |                                 | <ul> <li>Deep power-down used: Connect an external pull-up resistor and keep pin in<br/>default state (input, pull-up enabled) during all other power modes.</li> </ul>                                     |
|                                |                                 | <ul> <li>Deep power-down not used and no external pull-up connected: can be left<br/>unconnected if internal pull-up is disabled and pin is driven LOW and<br/>configured as output by software.</li> </ul> |
| all PIOn_m (not<br>open-drain) | I; PU                           | Can be left unconnected if driven LOW and configured as GPIO output with pull-up disabled by software.                                                                                                      |
| PIOn_m (I2C open-drain)        | IA                              | Can be left unconnected if driven LOW and configured as GPIO output by software.                                                                                                                            |
| USB_DP/USB_DM                  | F                               | Can be left unconnected. When the USP PHY is disabled, the pins are LOW.                                                                                                                                    |
| RTCXIN                         | -                               | Connect to ground. When grounded, the RTC oscillator is disabled.                                                                                                                                           |
| RTCXOUT                        | -                               | Can be left unconnected.                                                                                                                                                                                    |
| VREFP_DAC_VDDCMP               | -                               | Tie to VDD.                                                                                                                                                                                                 |
| VREFP_ADC                      |                                 | Tie to VDD.                                                                                                                                                                                                 |
| VREFN                          | -                               | Tie to VSS.                                                                                                                                                                                                 |
| VDDA                           | -                               | Tie to VDD.                                                                                                                                                                                                 |
| VBAT                           | -                               | Tie to VDD if no external battery connected.                                                                                                                                                                |
| VSSA                           | -                               | Tie to VSS.                                                                                                                                                                                                 |

 Table 34.
 Termination of unused pins

[1] I = Input, O = Output, IA = Inactive (no pull-up/pull-down enabled), F = floating, PU = Pull-Up.

LPC15XX

#### 32-bit ARM Cortex-M3 microcontroller



#### 32-bit ARM Cortex-M3 microcontroller

## 17. References

- [1] LPC15xx User manual UM10736: http://www.nxp.com/documents/user\_manual/UM10736.pdf
- [2] LPC15xx Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC15XX.pdf
- [3] Technical note ADC design guidelines: http://www.nxp.com/documents/technical\_note/TN00009.pdf

#### 32-bit ARM Cortex-M3 microcontroller

| 8.41.1 | Reset                                           | 50  |
|--------|-------------------------------------------------|-----|
| 8.41.2 | Brownout detection                              | 50  |
| 8.41.3 | Code security (Code Read Protection - CRP)      | 50  |
| 8.42   | Emulation and debugging                         | 52  |
| 9      | Limiting values                                 | 52  |
| 10     | Thermal characteristics                         | 53  |
| 11     | Static characteristics                          | 55  |
| 11.1   | Power consumption                               | 60  |
| 11.2   | CoreMark data                                   | 64  |
| 11.3   | Peripheral power consumption                    | 65  |
| 11.4   | Electrical pin characteristics                  | 66  |
| 12     | Dynamic characteristics                         | 70  |
| 12.1   | Flash/EEPROM memory                             | 70  |
| 12.2   | External clock for the oscillator in slave mode | 70  |
| 12.3   | Internal oscillators                            | 71  |
| 12.4   | I/O pins                                        | 72  |
| 12.5   | l <sup>2</sup> C-bus                            | 72  |
| 12.6   | SPI interfaces                                  | 74  |
| 12.7   | USART interface.                                | 76  |
| 12.8   | SCTimer/PWM output timing                       | 77  |
| 13     | Characteristics of analog peripherals           | 77  |
| 14     | Application information.                        | 86  |
| 14.1   | ADC usage notes                                 | 86  |
| 14.2   | Suggested USB interface solutions               | 86  |
| 14.2.1 | USB Low-speed operation                         | 87  |
| 14.3   | XTAL input and crystal oscillator component     |     |
|        | selection                                       | 88  |
| 14.4   | XTAL Printed-Circuit Board (PCB) layout         | ~~  |
|        |                                                 | 89  |
| 14.5   | RIC oscillator component selection              | 91  |
| 14.6   | functions                                       | 01  |
| 117    |                                                 | 91  |
| 14.7   | Pin states in different power modes             | 93  |
| 14.0   | ElectroMagnetic Compatibility (EMC)             | 95  |
| 15     | Package outline                                 | 96  |
| 16     | Soldering                                       | 00  |
| 17     | Potoronoos                                      | 102 |
| 10     | Povicion history                                | 102 |
| 10     |                                                 | 103 |
| 19     | Legal information.                              | 104 |
| 19.1   |                                                 | 104 |
| 19.2   |                                                 | 104 |
| 19.3   |                                                 | 104 |
| 19.4   |                                                 | 105 |
| 20     |                                                 | 105 |
| 21     | Contents                                        | 106 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2015.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 29 April 2015 Document identifier: LPC15XX