



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f072c8t6  |
|----------------------------|------------------------------------------------------------------------|
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Package / Case             | 48-LQFP                                                                |
| Mounting Type              | Surface Mount                                                          |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Oscillator Type            | Internal                                                               |
| Data Converters            | A/D 10x12b; D/A 2x12b                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                           |
| RAM Size                   | 16K x 8                                                                |
| EEPROM Size                | •                                                                      |
| Program Memory Type        | FLASH                                                                  |
| Program Memory Size        | 64KB (64K x 8)                                                         |
| Number of I/O              | 37                                                                     |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                   |
| Connectivity               | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB |
| Speed                      | 48MHz                                                                  |
| Core Size                  | 32-Bit Single-Core                                                     |
| Core Processor             | ARM® Cortex®-M0                                                        |
| Product Status             | Active                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

## 3.5.3 Voltage regulator

The regulator has two operating modes and it is always enabled after reset.

- Main (MR) is used in normal operating mode (Run).
- Low power (LPR) can be used in Stop mode where the power demand is reduced.

In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost).

### 3.5.4 Low-power modes

The STM32F072x8/xB microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1, USART1, USART2, USB, COMPx,  $V_{DDIO2}$  supply comparator or the CEC.

The CEC, USART1, USART2 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral.

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.

## 3.6 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches



DocID025004 Rev 5

precise voltage of  $V_{REFINT}$  is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

| Calibration value name | Description                                                                              | Memory address            |
|------------------------|------------------------------------------------------------------------------------------|---------------------------|
| VREFINT_CAL            | Raw data acquired at a temperature of 30 °C (± 5 °C), V <sub>DDA</sub> = 3.3 V (± 10 mV) | 0x1FFF F7BA - 0x1FFF F7BB |

Table 4. Internal voltage reference calibration values

## 3.10.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC\_IN18. As the V<sub>BAT</sub> voltage may be higher than V<sub>DDA</sub>, and thus outside the ADC input range, the V<sub>BAT</sub> pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the V<sub>BAT</sub> voltage.

## 3.11 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in non-inverting configuration.

This digital Interface supports the following features:

- 8-bit or 12-bit monotonic output
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- Dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- External triggers for conversion

Six DAC trigger inputs are used in the device. The DAC is triggered through the timer trigger outputs and the DAC interface is generating its own DMA requests.

## 3.12 Comparators (COMP)

The device embeds two fast rail-to-rail low-power comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low power) and with selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output pins
- Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 28: Embedded internal reference voltage* for the value and precision of the internal reference voltage.



|          | Р       | 'in nu  | mber   |                 |         |                                      | -           |               |       | Pin function                                                       | ns                      |
|----------|---------|---------|--------|-----------------|---------|--------------------------------------|-------------|---------------|-------|--------------------------------------------------------------------|-------------------------|
| UFBGA100 | LQFP100 | UFBGA64 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes | Alternate functions                                                | Additional<br>functions |
| K5       | 33      | H5      | 24     | -               | -       | PC4                                  | I/O         | TTa           | -     | EVENTOUT,<br>USART3_TX                                             | ADC_IN14                |
| L5       | 34      | H6      | 25     | -               | -       | PC5                                  | I/O         | ТТа           | -     | TSC_G3_IO1,<br>USART3_RX                                           | ADC_IN15,<br>WKUP5      |
| M5       | 35      | F5      | 26     | 18              | G5      | PB0                                  | I/O         | ТТа           | -     | TIM3_CH3, TIM1_CH2N,<br>TSC_G3_IO2,<br>EVENTOUT,<br>USART3_CK      | ADC_IN8                 |
| M6       | 36      | G5      | 27     | 19              | G4      | PB1                                  | I/O         | ТТа           | -     | TIM3_CH4,<br>USART3_RTS,<br>TIM14_CH1,<br>TIM1_CH3N,<br>TSC_G3_IO3 | ADC_IN9                 |
| L6       | 37      | G6      | 28     | 20              | G3      | PB2                                  | I/O         | FT            | -     | TSC_G3_IO4                                                         | -                       |
| M7       | 38      | -       | -      | -               | -       | PE7                                  | I/O         | FT            | -     | TIM1_ETR                                                           | -                       |
| L7       | 39      | -       | -      | -               | -       | PE8                                  | I/O         | FT            | -     | TIM1_CH1N                                                          | -                       |
| M8       | 40      | -       | -      | -               | -       | PE9                                  | I/O         | FT            | -     | TIM1_CH1                                                           | -                       |
| L8       | 41      | -       | -      | -               | -       | PE10                                 | I/O         | FT            | -     | TIM1_CH2N                                                          | -                       |
| M9       | 42      | -       | -      | -               | -       | PE11                                 | I/O         | FT            | -     | TIM1_CH2                                                           | -                       |
| L9       | 43      | -       | -      | -               | -       | PE12                                 | I/O         | FT            | -     | SPI1_NSS, I2S1_WS,<br>TIM1_CH3N                                    | -                       |
| M10      | 44      | -       | -      | -               | -       | PE13                                 | I/O         | FT            | -     | SPI1_SCK, I2S1_CK,<br>TIM1_CH3                                     | -                       |
| M11      | 45      | -       | -      | -               | -       | PE14                                 | I/O         | FT            | -     | SPI1_MISO, I2S1_MCK,<br>TIM1_CH4                                   | -                       |
| M12      | 46      | -       | -      | -               | -       | PE15                                 | I/O         | FT            | -     | SPI1_MOSI, I2S1_SD,<br>TIM1_BKIN                                   | -                       |
| L10      | 47      | G7      | 29     | 21              | E3      | PB10                                 | I/O         | FT            | -     | SPI2_SCK, I2C2_SCL,<br>USART3_TX, CEC,<br>TSC_SYNC, TIM2_CH3       | -                       |
| L11      | 48      | H7      | 30     | 22              | G2      | PB11                                 | I/O         | FT            | -     | USART3_RX,<br>TIM2_CH4,<br>EVENTOUT,<br>TSC_G6_IO1,<br>I2C2_SDA    | -                       |
| F12      | 49      | D5      | 31     | 23              | D3      | VSS                                  | S           | -             | -     | Ground                                                             |                         |

Table 13. STM32F072x8/xB pin definitions (continued)



|          | Ρ       | 'in nu  | mber   | s               |         |                                      |             |               | Pin functions |                                                                             |                         |  |
|----------|---------|---------|--------|-----------------|---------|--------------------------------------|-------------|---------------|---------------|-----------------------------------------------------------------------------|-------------------------|--|
| UFBGA100 | LQFP100 | UFBGA64 | LQFP64 | LQFP48/UFQFPN48 | WLCSP49 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes         | Alternate functions                                                         | Additional<br>functions |  |
| C10      | 79      | B6      | 52     | -               | -       | PC11                                 | I/O         | FT            | (3)           | USART3_RX,<br>USART4_RX                                                     | -                       |  |
| B10      | 80      | C5      | 53     | -               | -       | PC12                                 | I/O         | FT            | (3)           | USART3_CK,<br>USART4_CK                                                     | -                       |  |
| C9       | 81      | -       | -      | -               | -       | PD0                                  | I/O         | FT            | (3)           | SPI2_NSS, I2S2_WS,<br>CAN_RX                                                | -                       |  |
| В9       | 82      | -       | -      | -               | -       | PD1                                  | I/O         | FT            | (3)           | SPI2_SCK, I2S2_CK,<br>CAN_TX                                                | -                       |  |
| C8       | 83      | B5      | 54     | -               | -       | PD2                                  | I/O         | FT            | (3)           | USART3_RTS,<br>TIM3_ETR                                                     | -                       |  |
| B8       | 84      | -       | -      | -               | -       | PD3                                  | I/O         | FT            | -             | SPI2_MISO, I2S2_MCK,<br>USART2_CTS                                          | -                       |  |
| B7       | 85      | -       | -      | -               | -       | PD4                                  | I/O         | FT            | -             | SPI2_MOSI, I2S2_SD,<br>USART2_RTS                                           | -                       |  |
| A6       | 86      | -       | -      | -               | -       | PD5                                  | I/O         | FT            | -             | USART2_TX                                                                   | -                       |  |
| B6       | 87      | -       | -      | -               | -       | PD6                                  | I/O         | FT            | -             | USART2_RX                                                                   | -                       |  |
| A5       | 88      | -       | -      | -               | -       | PD7                                  | I/O         | FT            | -             | USART2_CK                                                                   | -                       |  |
| A8       | 89      | A5      | 55     | 39              | A3      | PB3                                  | I/O         | FT            | -             | SPI1_SCK, I2S1_CK,<br>TIM2_CH2,<br>TSC_G5_IO1,<br>EVENTOUT                  | -                       |  |
| A7       | 90      | A4      | 56     | 40              | A4      | PB4                                  | I/O         | FT            | -             | SPI1_MISO, I2S1_MCK,<br>TIM17_BKIN,<br>TIM3_CH1,<br>TSC_G5_IO2,<br>EVENTOUT | -                       |  |
| C5       | 91      | C4      | 57     | 41              | B4      | PB5                                  | I/O         | FT            | -             | SPI1_MOSI, I2S1_SD,<br>I2C1_SMBA,<br>TIM16_BKIN,<br>TIM3_CH2                | WKUP6                   |  |
| B5       | 92      | D3      | 58     | 42              | C4      | PB6                                  | I/O         | FTf           | -             | I2C1_SCL, USART1_TX,<br>TIM16_CH1N,<br>TSC_G5_I03                           | -                       |  |

Table 13. STM32F072x8/xB pin definitions (continued)



# 5 Memory mapping

To the difference of STM32F072xB memory map in *Figure 10*, the two bottom code memory spaces of STM32F072x8 end at 0x0000 FFFF and 0x0800 FFFF, respectively.



Figure 10. STM32F072xB memory map



DocID025004 Rev 5

| Bus  | Boundary address          | Size    | Peripheral             |
|------|---------------------------|---------|------------------------|
|      | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved               |
|      | 0x4800 1400 - 0x4800 17FF | 1 KB    | GPIOF                  |
|      | 0x4800 1000 - 0x4800 13FF | 1 KB    | GPIOE                  |
| AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1 KB    | GPIOD                  |
| ANDZ | 0x4800 0800 - 0x4800 0BFF | 1 KB    | GPIOC                  |
|      | 0x4800 0400 - 0x4800 07FF | 1 KB    | GPIOB                  |
|      | 0x4800 0000 - 0x4800 03FF | 1 KB    | GPIOA                  |
|      | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved               |
|      | 0x4002 4000 - 0x4002 43FF | 1 KB    | TSC                    |
|      | 0x4002 3400 - 0x4002 3FFF | 3 KB    | Reserved               |
|      | 0x4002 3000 - 0x4002 33FF | 1 KB    | CRC                    |
|      | 0x4002 2400 - 0x4002 2FFF | 3 KB    | Reserved               |
| AHB1 | 0x4002 2000 - 0x4002 23FF | 1 KB    | Flash memory interface |
|      | 0x4002 1400 - 0x4002 1FFF | 3 KB    | Reserved               |
|      | 0x4002 1000 - 0x4002 13FF | 1 KB    | RCC                    |
|      | 0x4002 0400 - 0x4002 0FFF | 3 KB    | Reserved               |
|      | 0x4002 0000 - 0x4002 03FF | 1 KB    | DMA                    |
|      | 0x4001 8000 - 0x4001 FFFF | 32 KB   | Reserved               |
|      | 0x4001 5C00 - 0x4001 7FFF | 9 KB    | Reserved               |
|      | 0x4001 5800 - 0x4001 5BFF | 1 KB    | DBGMCU                 |
|      | 0x4001 4C00 - 0x4001 57FF | 3 KB    | Reserved               |
|      | 0x4001 4800 - 0x4001 4BFF | 1 KB    | TIM17                  |
|      | 0x4001 4400 - 0x4001 47FF | 1 KB    | TIM16                  |
|      | 0x4001 4000 - 0x4001 43FF | 1 KB    | TIM15                  |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 KB    | Reserved               |
|      | 0x4001 3800 - 0x4001 3BFF | 1 KB    | USART1                 |
|      | 0x4001 3400 - 0x4001 37FF | 1 KB    | Reserved               |
|      | 0x4001 3000 - 0x4001 33FF | 1 KB    | SPI1/I2S1              |
| APB  | 0x4001 2C00 - 0x4001 2FFF | 1 KB    | TIM1                   |
|      | 0x4001 2800 - 0x4001 2BFF | 1 KB    | Reserved               |
|      | 0x4001 2400 - 0x4001 27FF | 1 KB    | ADC                    |
|      | 0x4001 0800 - 0x4001 23FF | 7 KB    | Reserved               |
|      | 0x4001 0400 - 0x4001 07FF | 1 KB    | EXTI                   |
|      | 0x4001 0000 - 0x4001 03FF | 1 KB    | SYSCFG + COMP          |
|      | 0x4000 8000 - 0x4000 FFFF | 32 KB   | Reserved               |

## Table 20. STM32F072x8/xB peripheral register boundary addresses

DocID025004 Rev 5



| Bus | Boundary address          | Size | Peripheral  |
|-----|---------------------------|------|-------------|
|     | 0x4000 7C00 - 0x4000 7FFF | 1 KB | Reserved    |
|     | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC         |
|     | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC         |
|     | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR         |
|     | 0x4000 6C00 - 0x4000 6FFF | 1 KB | CRS         |
|     | 0x4000 6800 - 0x4000 6BFF | 1 KB | Reserved    |
|     | 0x4000 6400 - 0x4000 67FF | 1 KB | BxCAN       |
|     | 0x4000 6000 - 0x4000 63FF | 1 KB | USB/CAN RAM |
|     | 0x4000 5C00 - 0x4000 5FFF | 1 KB | USB         |
|     | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2        |
|     | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1        |
|     | 0x4000 5000 - 0x4000 53FF | 1 KB | Reserved    |
|     | 0x4000 4C00 - 0x4000 4FFF | 1 KB | USART4      |
|     | 0x4000 4800 - 0x4000 4BFF | 1 KB | USART3      |
|     | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2      |
|     | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved    |
|     | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2        |
| APB | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved    |
|     | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG        |
|     | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG        |
|     | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC         |
|     | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved    |
|     | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14       |
|     | 0x4000 1800 - 0x4000 1FFF | 2 KB | Reserved    |
|     | 0x4000 1400 - 0x4000 17FF | 1 KB | TIM7        |
|     | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6        |
|     | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved    |
|     | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3        |
|     | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2        |

Table 20. STM32F072x8/xB peripheral register boundary addresses (continued)



## 6.1.7 Current consumption measurement



### Figure 14. Current consumption measurement scheme



| Symbol           | Parameter                       | 6                 |                        | Typical consumption in<br>Run mode |                        | Typical consumption in<br>Sleep mode |      |  |
|------------------|---------------------------------|-------------------|------------------------|------------------------------------|------------------------|--------------------------------------|------|--|
| Symbol           | Falailletei                     | <sup>f</sup> нсLк | Peripherals<br>enabled | Peripherals<br>disabled            | Peripherals<br>enabled | Peripherals<br>disabled              | Unit |  |
|                  |                                 | 48 MHz            | 24.1                   | 13.5                               | 14.6                   | 3.5                                  |      |  |
|                  |                                 | 36 MHz            | 18.3                   | 10.5                               | 11.1                   | 2.9                                  |      |  |
|                  |                                 | 32 MHz            | 16.5                   | 9.6                                | 10.0                   | 2.7                                  |      |  |
|                  | Current                         | 24 MHz            | 12.9                   | 7.6                                | 7.8                    | 2.2                                  |      |  |
|                  | consumption                     | 16 MHz            | 8.9                    | 5.3                                | 5.5                    | 1.7                                  | mA   |  |
| I <sub>DD</sub>  | from V <sub>DD</sub><br>supply  | 8 MHz             | 4.8                    | 3.1                                | 3.1                    | 1.2                                  | ША   |  |
|                  | Suppry                          | 4 MHz             | 3.1                    | 2.1                                | 2.2                    | 1.1                                  |      |  |
|                  |                                 | 2 MHz             | 2.1                    | 1.6                                | 1.6                    | 1.0                                  |      |  |
|                  |                                 | 1 MHz             | 1.6                    | 1.3                                | 1.4                    | 1.0                                  |      |  |
|                  |                                 | 500 kHz           | 1.3                    | 1.2                                | 1.2                    | 1.0                                  |      |  |
|                  |                                 | 48 MHz            |                        | 16                                 | 3.3                    |                                      |      |  |
|                  |                                 | 36 MHz            |                        | 12                                 | 4.3                    |                                      |      |  |
|                  |                                 | 32 MHz            |                        | 11                                 | 1.9                    |                                      |      |  |
|                  | Current                         | 24 MHz            |                        | 87                                 | 7.1                    |                                      |      |  |
| I                | consumption                     | 16 MHz            |                        | 62                                 | 2.5                    |                                      | μA   |  |
| I <sub>DDA</sub> | from V <sub>DDA</sub><br>supply | 8 MHz             | 2.5                    |                                    |                        |                                      |      |  |
|                  | Suppry                          | 4 MHz             | 2.5                    |                                    |                        |                                      |      |  |
|                  |                                 | 2 MHz             |                        | 2                                  | .5                     |                                      |      |  |
|                  |                                 | 1 MHz             |                        | 2                                  | .5                     |                                      |      |  |
|                  |                                 | 500 kHz           |                        | 2                                  | .5                     |                                      |      |  |

#### Table 33. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal

## I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 53: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt



## **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 35*. The MCU is placed under the following conditions:

- All I/O pins are in analog mode
- All peripherals are disabled unless otherwise mentioned
- The given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- Ambient operating temperature and supply voltage conditions summarized in *Table 21: Voltage characteristics*
- The power consumption of the digital part of the on-chip peripherals is given in *Table 35.* The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet.

|     | Peripheral               | Typical consumption at 25 °C | Unit   |
|-----|--------------------------|------------------------------|--------|
|     | BusMatrix <sup>(1)</sup> | 2.2                          |        |
|     | CRC                      | 1.6                          |        |
|     | DMA                      | 5.7                          |        |
|     | Flash memory interface   | 13.0                         |        |
|     | GPIOA                    | 8.2                          |        |
|     | GPIOB                    | 8.5                          |        |
| AHB | GPIOC                    | 2.3                          | µA/MHz |
|     | GPIOD                    | 1.9                          |        |
|     | GPIOE                    | 2.2                          |        |
|     | GPIOF                    | 1.2                          |        |
|     | SRAM                     | 0.9                          |        |
|     | TSC                      | 5.0                          |        |
|     | All AHB peripherals      | 52.6                         |        |

#### Table 35. Peripheral current consumption





Figure 17. Typical application with an 8 MHz crystal

1.  $R_{EXT}$  value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                     | Conditions <sup>(1)</sup>          | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |  |
|-------------------------------------|-----------------------------------------------|------------------------------------|--------------------|-----|--------------------|------|--|
|                                     |                                               | low drive capability               | -                  | 0.5 | 0.9                |      |  |
|                                     | LSE current consumption                       | medium-low drive capability        | -                  | -   | 1                  |      |  |
| IDD                                 | LSE current consumption                       | medium-high drive capability       | -                  | -   | 1.3                | μA   |  |
|                                     |                                               | high drive capability              | -                  | -   | 1.6                |      |  |
|                                     | g <sub>m</sub> Oscillator<br>transconductance | low drive capability               | 5                  | -   | -                  |      |  |
|                                     |                                               | medium-low drive capability        | 8                  | -   | -                  |      |  |
| 9 <sub>m</sub>                      |                                               | medium-high drive capability       | 15                 | -   | -                  | µA/V |  |
|                                     |                                               | high drive capability              | 25                 | -   | -                  |      |  |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                                  | V <sub>DDIOx</sub> is stabilized - |                    | 2   | -                  | S    |  |

1. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

2. Guaranteed by design, not tested in production.

 t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer



| Symbol           | Parameter      | Conditions                                         | Min <sup>(1)</sup> | Unit   |  |  |
|------------------|----------------|----------------------------------------------------|--------------------|--------|--|--|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -40 to +105 °C                    | 10                 | kcycle |  |  |
|                  | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C  | 30                 |        |  |  |
| t <sub>RET</sub> |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10                 | Year   |  |  |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20                 |        |  |  |

 Table 47. Flash memory endurance and data retention

1. Data based on characterization results, not tested in production.

2. Cycling performed over the whole temperature range.

## 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

## Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 48*. They are based on the EMS levels and classes defined in application note AN1709.

| Table 48. | EMS | characteristics |
|-----------|-----|-----------------|
|-----------|-----|-----------------|

| Symbo             | I Parameter                                                                                                                       | Parameter Conditions                                                                                              |    |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----|
| V <sub>FESE</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP100, T <sub>A</sub> = +25 °C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-2 | 2B |
| V <sub>efte</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, T <sub>A</sub> = +25°C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-4  | 4B |

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.



#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (for example control registers)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol           | Parameter  | Conditions                                                          | Monitored        | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit         |  |
|------------------|------------|---------------------------------------------------------------------|------------------|------------------------------------------------|--------------|--|
|                  |            |                                                                     | frequency band   | 8/48 MHz                                       | Unit<br>dBµV |  |
|                  |            |                                                                     | 0.1 to 30 MHz    | -2                                             |              |  |
| 6                | Peak level | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package | 30 to 130 MHz    | 27                                             | dBµV         |  |
| S <sub>EMI</sub> | reak level | compliant with<br>IEC 61967-2                                       | 130 MHz to 1 GHz | 17                                             |              |  |
|                  |            |                                                                     | EMI Level        | 4                                              | -            |  |

#### Table 49. EMI characteristics

## 6.3.12 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

## **Electrostatic discharge (ESD)**

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.



| Symbol                | Ratings                                            | Conditions                                   | Packages   | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|----------------------------------------------------|----------------------------------------------|------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | $T_A$ = +25 °C, conforming<br>to JESD22-A114 | All        | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage                    | T <sub>A</sub> = +25 °C, conforming          | WLCSP49    | C3    | 250                             | V    |
|                       | (charge device model)                              | to ANSI/ESD STM5.3.1                         | All others | C4    | 500                             | v    |

 Table 50. ESD absolute maximum ratings

1. Data based on characterization results, not tested in production.

### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +105 \text{ °C conforming to JESD78A}$ | II level A |

## 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DDIOx}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A/+0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in *Table 52*.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.



| Symbol                                 | Parameter                                          | Conditions                                               | Min                                                                        | Тур | Max                                               | Unit                       |
|----------------------------------------|----------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------|-----|---------------------------------------------------|----------------------------|
| f <sub>TRIG</sub> <sup>(2)</sup>       | External trigger frequency                         | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution          | -                                                                          | -   | 823                                               | kHz                        |
|                                        |                                                    | 12-bit resolution                                        | -                                                                          | -   | 17                                                | 1/f <sub>ADC</sub>         |
| V <sub>AIN</sub>                       | Conversion voltage range                           | -                                                        | 0                                                                          | -   | V <sub>DDA</sub>                                  | V                          |
| R <sub>AIN</sub> <sup>(2)</sup>        | External input impedance                           | See <i>Equation 1</i> and<br><i>Table 58</i> for details | -                                                                          | -   | 50                                                | kΩ                         |
| R <sub>ADC</sub> <sup>(2)</sup>        | Sampling switch<br>resistance                      | -                                                        | -                                                                          | -   | 1                                                 | kΩ                         |
| C <sub>ADC</sub> <sup>(2)</sup>        | Internal sample and hold<br>capacitor              | -                                                        | -                                                                          | -   | 8                                                 | pF                         |
| + (2)(3)                               | Calibration time                                   | f <sub>ADC</sub> = 14 MHz                                | 5.9                                                                        |     | μs                                                |                            |
| t <sub>CAL</sub> <sup>(2)(3)</sup>     |                                                    | -                                                        | 83                                                                         |     | 1/f <sub>ADC</sub>                                |                            |
|                                        | ADC_DR register ready latency                      | ADC clock = HSI14                                        | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles                          | -   | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
| W <sub>LATENCY</sub> <sup>(2)(4)</sup> |                                                    | ADC clock = PCLK/2                                       | -                                                                          | 4.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                        |                                                    | ADC clock = PCLK/4                                       | -                                                                          | 8.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                        | Trigger conversion latency                         | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$                  | 0.196                                                                      |     |                                                   | μs                         |
|                                        |                                                    | $f_{ADC} = f_{PCLK}/2$                                   | 5.5                                                                        |     |                                                   | 1/f <sub>PCLK</sub>        |
| t <sub>latr</sub> (2)                  |                                                    | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$                  | 0.219                                                                      |     |                                                   | μs                         |
|                                        |                                                    | $f_{ADC} = f_{PCLK}/4$                                   | 10.5                                                                       |     | 1/f <sub>PCLK</sub>                               |                            |
|                                        |                                                    | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz           | 0.179                                                                      | -   | 0.250                                             | μs                         |
| Jitter <sub>ADC</sub>                  | ADC jitter on trigger conversion                   | f <sub>ADC</sub> = f <sub>HSI14</sub>                    | -                                                                          | 1   | -                                                 | 1/f <sub>HSI14</sub>       |
| ts <sup>(2)</sup>                      | Sampling time                                      | f <sub>ADC</sub> = 14 MHz                                | 0.107                                                                      | -   | 17.1                                              | μs                         |
| 0                                      |                                                    | -                                                        | 1.5                                                                        | -   | 239.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>STAB</sub> <sup>(2)</sup>       | Stabilization time                                 | -                                                        | 14                                                                         |     | 1/f <sub>ADC</sub>                                |                            |
| t (2)                                  | Total conversion time<br>(including sampling time) | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution          | 1                                                                          | -   | 18                                                | μs                         |
| t <sub>CONV</sub> <sup>(2)</sup>       |                                                    | 12-bit resolution                                        | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) |     | 1/f <sub>ADC</sub>                                |                            |

 Table 57. ADC characteristics (continued)

1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100  $\mu$ A on I<sub>DDA</sub> and 60  $\mu$ A on I<sub>DD</sub> should be taken into account.

2. Guaranteed by design, not tested in production.

3. Specified value includes only ADC timing. It does not include the latency of the register access.

4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time.





Figure 30. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}$ 



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

## **Device marking**

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



## 7.6 LQFP48 package information

LQFP48 is a 48-pin, 7 x 7 mm low-profile quad flat package.





1. Drawing is not to scale.

