Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, I²S, POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 19x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f072rbt6 | # 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F072x8/xB microcontrollers. This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website <a href="https://www.st.com">www.st.com</a>. For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website. # 3.14.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - input capture - · output compare - PWM generation (edge or center-aligned modes) - one-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. # 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17) There are six synchronizable general-purpose timers embedded in the STM32F072x8/xB devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3 STM32F072x8/xB devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### **TIM14** This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM15, TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. 47/ 22/128 DocID025004 Rev 5 verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C peripherals can be served by the DMA controller. Refer to Table 9 for the differences between I2C1 and I2C2. Table 9. STM32F072x8/xB I<sup>2</sup>C implementation | I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 | |--------------------------------------------------------------|------|------| | 7-bit addressing mode | Х | Х | | 10-bit addressing mode | Х | Х | | Standard mode (up to 100 kbit/s) | Х | Х | | Fast mode (up to 400 kbit/s) | Х | Х | | Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive I/Os | Х | Х | | Independent clock | Х | - | | SMBus | Х | - | | Wakeup from STOP | Х | - | <sup>1.</sup> X = supported. # 3.17 Universal synchronous/asynchronous receiver/transmitter (USART) The device embeds four universal synchronous/asynchronous receivers/transmitters (USART1, USART2, USART3, USART4) which communicate at speeds of up to 6 Mbit/s. They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 and USART2 support also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and have a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode. The USART interfaces can be served by the DMA controller. Table 10. STM32F072x8/xB USART implementation | USART modes/features <sup>(1)</sup> | USART1 and<br>USART2 | USART3 and<br>USART4 | |---------------------------------------|----------------------|----------------------| | Hardware flow control for modem | X | Х | | Continuous communication using DMA | Х | Х | | Multiprocessor communication | Х | Х | | Synchronous mode | Х | Х | | Smartcard mode | Х | - | | Single-wire half-duplex communication | Х | Х | # 4 Pinouts and pin descriptions Figure 3. UFBGA100 package pinout 28/128 DocID025004 Rev 5 Figure 4. LQFP100 package pinout | | Table 15. Alternate functions selected through GPIOB_AFR registers for port B | | | | | | | | | | | | |----------|-------------------------------------------------------------------------------|-----------|------------|------------|------------|-------------------|--|--|--|--|--|--| | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | | | | | | | | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | TSC_G3_IO2 | USART3_CK | - | | | | | | | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | TSC_G3_IO3 | USART3_RTS | - | | | | | | | | PB2 | - | - | - | TSC_G3_IO4 | - | - | | | | | | | | PB3 | SPI1_SCK, I2S1_CK | EVENTOUT | TIM2_CH2 | TSC_G5_IO1 | - | - | | | | | | | | PB4 | SPI1_MISO, I2S1_MCK | TIM3_CH1 | EVENTOUT | TSC_G5_IO2 | - | TIM17_BKIN | | | | | | | | PB5 | SPI1_MOSI, I2S1_SD | TIM3_CH2 | TIM16_BKIN | I2C1_SMBA | - | - | | | | | | | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | TSC_G5_IO3 | - | - | | | | | | | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | TSC_G5_IO4 | USART4_CTS | - | | | | | | | | PB8 | CEC | I2C1_SCL | TIM16_CH1 | TSC_SYNC | CAN_RX | - | | | | | | | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | CAN_TX | SPI2_NSS, I2S2_WS | | | | | | | | PB10 | CEC | I2C2_SCL | TIM2_CH3 | TSC_SYNC | USART3_TX | SPI2_SCK, I2S2_CK | | | | | | | | PB11 | EVENTOUT | I2C2_SDA | TIM2_CH4 | TSC_G6_IO1 | USART3_RX | - | | | | | | | | PB12 | SPI2_NSS, I2S2_WS | EVENTOUT | TIM1_BKIN | TSC_G6_IO2 | USART3_CK | TIM15_BKIN | | | | | | | | PB13 | SPI2_SCK, I2S2_CK | - | TIM1_CH1N | TSC_G6_IO3 | USART3_CTS | I2C2_SCL | | | | | | | | PB14 | SPI2_MISO, I2S2_MCK | TIM15_CH1 | TIM1_CH2N | TSC_G6_IO4 | USART3_RTS | I2C2_SDA | | | | | | | | PB15 | SPI2_MOSI, I2S2_SD | TIM15_CH2 | TIM1_CH3N | TIM15_CH1N | - | - | | | | | | | Table 16. Alternate functions selected through GPIOC\_AFR registers for port C | Pin name | AF0 | AF1 | |----------|------------|---------------------| | PC0 | EVENTOUT | - | | PC1 | EVENTOUT | - | | PC2 | EVENTOUT | SPI2_MISO, I2S2_MCK | | PC3 | EVENTOUT | SPI2_MOSI, I2S2_SD | | PC4 | EVENTOUT | USART3_TX | | PC5 | TSC_G3_IO1 | USART3_RX | | PC6 | TIM3_CH1 | - | | PC7 | TIM3_CH2 | - | | PC8 | TIM3_CH3 | - | | PC9 | TIM3_CH4 | - | | PC10 | USART4_TX | USART3_TX | | PC11 | USART4_RX | USART3_RX | | PC12 | USART4_CK | USART3_CK | | PC13 | - | - | | PC14 | - | - | | PC15 | | - | Table 17. Alternate functions selected through GPIOD\_AFR registers for port D | Pin name | AF0 | AF1 | |----------|------------|---------------------| | PD0 | CAN_RX | SPI2_NSS, I2S2_WS | | PD1 | CAN_TX | SPI2_SCK, I2S2_CK | | PD2 | TIM3_ETR | USART3_RTS | | PD3 | USART2_CTS | SPI2_MISO, I2S2_MCK | | PD4 | USART2_RTS | SPI2_MOSI, I2S2_SD | | PD5 | USART2_TX | - | | PD6 | USART2_RX | - | | PD7 | USART2_CK | - | | PD8 | USART3_TX | - | | PD9 | USART3_RX | - | | PD10 | USART3_CK | - | | PD11 | USART3_CTS | - | | PD12 | USART3_RTS | TSC_G8_IO1 | | PD13 | - | TSC_G8_IO2 | | PD14 | - | TSC_G8_IO3 | | PD15 | CRS_SYNC | TSC_G8_IO4 | **Table 22. Current characteristics** | Symbol | Ratings | Max. | Unit | |--------------------------|---------------------------------------------------------------------------------|----------------------|------| | $\Sigma I_{VDD}$ | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | | | Σl <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80 | mA | | | Total output current sourced by sum of all I/Os supplied by VDDIO2 | -40 | 1 | | | Injected current on B, FT and FTf pins | -5/+0 <sup>(4)</sup> | 1 | | $I_{\rm INJ(PIN)}^{(3)}$ | Injected current on TC and RST pin | ± 5 | 1 | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | 1 | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | 1 | - 1. All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - 3. A positive injection is induced by $V_{IN} > V_{DDIOx}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . $I_{INJ(PIN)}$ must never be exceeded. Refer to *Table 21: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 59: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 23. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | # 6.3 Operating conditions # 6.3.1 General operating conditions Table 24. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | | |--------------------|-------------------------------------------------|-------------------------------------------------|----------|--------------------------------------|---------|--|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 48 | MHz | | | | f <sub>PCLK</sub> | Internal APB clock frequency | - | 0 | 48 | IVII IZ | | | | $V_{DD}$ | Standard operating voltage | - | 2.0 | 3.6 | V | | | | V <sub>DDIO2</sub> | I/O supply voltage | Must not be supplied if $V_{DD}$ is not present | 1.65 | 3.6 | ٧ | | | | V | Analog operating voltage (ADC and DAC not used) | Must have a potential equal | $V_{DD}$ | 3.6 | < | | | | $V_{DDA}$ | Analog operating voltage (ADC and DAC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | V | | | | V <sub>BAT</sub> | Backup operating voltage | - | 1.65 | 3.6 | V | | | | | | TC and RST I/O | -0.3 | V <sub>DDIOx</sub> +0.3 | | | | | V <sub>IN</sub> | I/O input voltage | TTa I/O | -0.3 | V <sub>DDA</sub> +0.3 <sup>(1)</sup> | V | | | | VIN | | FT and FTf I/O | -0.3 | 5.5 <sup>(1)</sup> | V | | | | | | воото | 0 | 5.5 | | | | | | | UFBGA100 | - | 364 | | | | | | | LQFP100 | - | 476 | | | | | | Power dissipation at T <sub>A</sub> = 85 °C | UFBGA64 | ı | 308 | mW | | | | $P_{D}$ | for suffix 6 or $T_A = 105$ °C for | LQFP64 | - | 455 | | | | | | suffix 7 <sup>(2)</sup> | LQFP48 | - | 370 | | | | | | | UFQFPN48 | - | 625 | | | | | | | WLCSP49 | - | 408 | | | | | | Ambient temperature for the | Maximum power dissipation | -40 | 85 | Ĵ | | | | TA | suffix 6 version | Low power dissipation <sup>(3)</sup> | -40 | 105 | C | | | | IA IA | Ambient temperature for the | Maximum power dissipation | -40 | 105 | Ĵ | | | | | suffix 7 version | Low power dissipation <sup>(3)</sup> –40 | | | | | | | TJ | Junction temperature range | Suffix 6 version | -40 | 105 | Ĵ | | | | 10 | Tourious temperature range | Suffix 7 version | -40 | 125 | | | | <sup>1.</sup> For operation with a voltage higher than $V_{DDIOx}$ + 0.3 V, the internal pull-up resistor must be disabled. <sup>2.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . See Section 7.8: Thermal characteristics. <sup>3.</sup> In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Section 7.8: Thermal characteristics). Table 29. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V (continued) | | <u>.</u> | | | All | peripher | als enab | oled <sup>(1)</sup> | All | periphe | rals disa | abled | | |-----------------|-----------------------------------------------------|-----------------------|-------------------|------|---------------------|----------|---------------------|---------------------|---------------------|-----------|---------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | M | | М | ax @ T <sub>A</sub> | (2) | Unit | | | | Sy | Para | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | HSI48 | 48 MHz | 23.1 | 25.4 | 25.8 | 26.6 | 12.8 | 13.5 | 13.7 | 13.9 | | | | | | 48 MHz | 23.0 | 25.3 <sup>(3)</sup> | 25.7 | 26.5 <sup>(3)</sup> | 12.6 | 13.3 <sup>(3)</sup> | 13.5 | 13.8 <sup>(3)</sup> | | | | Supply current in Run mode, code executing from RAM | HSE bypass,<br>PLL on | 32 MHz | 15.4 | 17.3 | 17.8 | 18.3 | 7.96 | 8.92 | 9.17 | 9.73 | | | | E 22 | | 24 MHz | 11.4 | 12.9 | 13.5 | 13.7 | 6.48 | 8.04 | 8.23 | 8.41 | | | | upply current in Run<br>code executing from | HSE bypass, | 8 MHz | 4.21 | 4.6 | 4.89 | 5.25 | 2.07 | 2.3 | 2.35 | 2.94 | | | | ent i | PLL off | 1 MHz | 0.78 | 0.9 | 0.92 | 1.15 | 0.36 | 0.48 | 0.59 | 0.82 | | | | curr | | 48 MHz | 23.1 | 24.5 | 25.0 | 25.2 | 12.6 | 13.7 | 13.9 | 14.0 | | | | oply | HSI clock,<br>PLL on | 32 MHz | 15.4 | 17.4 | 17.7 | 18.2 | 8.05 | 8.85 | 9.16 | 9.94 | | | | lns | | 24 MHz | 11.5 | 13.0 | 13.6 | 13.9 | 6.49 | 8.06 | 8.21 | 8.47 | | | | | HSI clock,<br>PLL off | 8 MHz | 4.34 | 4.75 | 5.03 | 5.41 | 2.11 | 2.36 | 2.38 | 2.98 | mA | | I <sub>DD</sub> | | HSI48 | 48 MHz | 15.1 | 16.6 | 16.8 | 17.5 | 3.08 | 3.43 | 3.56 | 3.61 | IIIA | | | | | 48 MHz | 15.0 | 16.5 <sup>(3)</sup> | 16.7 | 17.3 <sup>(3)</sup> | 2.93 | 3.28 <sup>(3)</sup> | 3.41 | 3.46 <sup>(3)</sup> | | | | )ode | HSE bypass,<br>PLL on | 32 MHz | 9.9 | 11.4 | 11.6 | 11.9 | 2.0 | 2.24 | 2.32 | 2.49 | | | | eb n | | 24 MHz | 7.43 | 8.17 | 8.71 | 8.82 | 1.63 | 1.82 | 1.88 | 1.9 | | | | Sle | HSE bypass, | 8 MHz | 2.83 | 3.09 | 3.26 | 3.66 | 0.76 | 0.88 | 0.91 | 0.93 | | | | int ir | PLL off | 1 MHz | 0.42 | 0.54 | 0.55 | 0.67 | 0.28 | 0.39 | 0.41 | 0.43 | | | | Supply current in Sleep mode | | 48 MHz | 15.0 | 17.2 | 17.3 | 17.9 | 3.04 | 3.37 | 3.41 | 3.46 | | | | | HSI clock,<br>PLL on | 32 MHz | 9.93 | 11.3 | 11.6 | 11.7 | 2.11 | 2.35 | 2.44 | 2.65 | | | | | | 24 MHz | 7.53 | 8.45 | 8.87 | 8.95 | 1.64 | 1.83 | 1.9 | 1.93 | | | | | HSI clock,<br>PLL off | 8 MHz | 2.95 | 3.24 | 3.41 | 3.8 | 0.8 | 0.92 | 0.94 | 0.97 | | <sup>1.</sup> USB is kept disabled as this IP functions only with a 48 MHz clock. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>3.</sup> Data based on characterization results and tested in production (using one common test limit for sum of $I_{DD}$ and $I_{DDA}$ ). | Symbol | | | Typ @ V <sub>BAT</sub> | | | | | | | | | | |----------------------|-------------------|----------------------------------------------------------------------------------|------------------------|-------|-------|-------|-------|-------|------------------------|---------------------------|-------------------------|------| | | Parameter | er Conditions | 1.65 V | 1.8 V | 2.4 V | 2.7 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | Unit | | I <sub>DD_VBAT</sub> | RTC<br>domain | LSE & RTC ON; "Xtal<br>mode": lower driving<br>capability;<br>LSEDRV[1:0] = '00' | 0.5 | 0.6 | 0.7 | 0.8 | 1.1 | 1.2 | 1.3 | 1.7 | 2.3 | | | | supply<br>current | LSE & RTC ON; "Xtal<br>mode" higher driving<br>capability;<br>LSEDRV[1:0] = '11' | 0.8 | 0.9 | 1.1 | 1.2 | 1.4 | 1.6 | 1.7 | 2.1 | 2.8 | μА | Table 32. Typical and maximum current consumption from the V<sub>BAT</sub> supply # **Typical current consumption** The MCU is placed under the following conditions: - V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V - All I/O pins are in analog input configuration - The Flash memory access time is adjusted to f<sub>HCLK</sub> frequency: - 0 wait state and Prefetch OFF from 0 to 24 MHz - 1 wait state and Prefetch ON above 24 MHz - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively <sup>1.</sup> Data based on characterization results, not tested in production. # 6.3.6 Wakeup time from low-power mode The wakeup times given in *Table 36* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture. The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop or Standby mode, SYSCLK takes the default setting: HSI 8 MHz. The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode. The wakeup source from Standby mode is the WKUP1 pin (PA0). All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. | Symbol | Parameter | Conditions | Typ @Vdd = Vdda | | | | | Max | Unit | |------------------------|-----------------------------|-----------------------------|-----------------|-----------------|---------|-------|---------|-------|------| | | Farameter | Conditions | = 2.0 V | = 2.4 V | = 2.7 V | = 3 V | = 3.3 V | IVIAX | Oill | | t <sub>WUSTOP</sub> | Wakeup from Stop | Regulator in run mode | 3.2 | 3.1 | 2.9 | 2.9 | 2.8 | 5 | | | | mode | Regulator in low power mode | 7.0 | 5.8 | 5.2 | 4.9 | 4.6 | 9 | ue | | t <sub>WUSTANDBY</sub> | Wakeup from<br>Standby mode | - | 60.4 | 55.6 | 53.5 | 52 | 51 | - | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | - | | 4 SYSCLK cycles | | | | - | | Table 36. Low-power mode wakeup timings ## 6.3.7 External clock source characteristics #### High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 15: High-speed external clock source AC timing diagram. | | Table 37. High-speed external user clock characteristics | | | | | | | | |----|----------------------------------------------------------|-----|-----|----|--|--|--|--| | ol | Parameter <sup>(1)</sup> | Min | Тур | Ma | | | | | | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | |------------------------------------------------------------------------|--------------------------------------|------------------------|-----|------------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | - | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | $V_{HSEL}$ | OSC_IN input pin low level voltage | V <sub>SS</sub> | - | 0.3 V <sub>DDIOx</sub> | V | | $\begin{matrix} t_{w(\text{HSEH})} \\ t_{w(\text{HSEL})} \end{matrix}$ | OSC_IN high or low time | 15 | 1 | ı | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time | - | 1 | 20 | 113 | # Low-speed internal (LSI) RC oscillator Table 44. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | | - | - | 85 | μs | | I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | - | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. ## 6.3.9 PLL characteristics The parameters given in *Table 45* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 24: General operating conditions*. Table 45. PLL characteristics | Symbol | Parameter | | Unit | | | |-----------------------|--------------------------------|-------------------|------|--------------------|------| | Symbol | | Min | Тур | Max | Onit | | f | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | - | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | - | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | - | - | 300 <sup>(2)</sup> | ps | Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL OUT</sub>. # 6.3.10 Memory characteristics ## Flash memory The characteristics are given at $T_A$ = -40 to 105 °C unless otherwise specified. Table 46. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|----------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | T <sub>A</sub> = - 40 to +105 °C | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (2 KB) erase time | T <sub>A</sub> = - 40 to +105 °C | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | T <sub>A</sub> = - 40 to +105 °C | 20 | - | 40 | ms | | I <sub>DD</sub> | Supply current | Write mode | - | - | 10 | mA | | | | Erase mode | - | - | 12 | mA | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (for example control registers) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Max vs. [fHSE/fHCLK] **Monitored** Conditions Unit Symbol Parameter frequency band 8/48 MHz 0.1 to 30 MHz -2 $V_{DD} = 3.6 \text{ V}, T_A = 25 ^{\circ}\text{C},$ 30 to 130 MHz 27 dBuV LQFP100 package Peak level $S_{EMI}$ compliant with 130 MHz to 1 GHz 17 IEC 61967-2 **EMI Level** 4 Table 49. EMI characteristics # 6.3.12 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. 76/128 DocID025004 Rev 5 Table 53. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-------|------| | | | TC, FT and FTf I/O<br>TTa in digital mode<br>$V_{SS} \le V_{IN} \le V_{DDIOx}$ | - | ı | ± 0.1 | | | l <sub>lkg</sub> | Input leakage current <sup>(2)</sup> | TTa in digital mode $V_{DDIOx} \le V_{IN} \le V_{DDA}$ | • | ı | 1 | μΑ | | | | TTa in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$ | - | ı | ± 0.2 | | | | | FT and FTf I/O<br>V <sub>DDIOx</sub> ≤ V <sub>IN</sub> ≤ 5 V | - | ı | 10 | | | R <sub>PU</sub> | Weak pull-up<br>equivalent resistor | V <sub>IN</sub> = V <sub>SS</sub> | 25 | 40 | 55 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(3)</sup> | V <sub>IN</sub> = - V <sub>DDIOx</sub> | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | <sup>1.</sup> Data based on design simulation only. Not tested in production. All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in Figure 22 for standard I/Os, and in Figure 23 for 5 V-tolerant I/Os. The following curves are design simulation results, not tested in production. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 52: <sup>3.</sup> Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). - ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current - Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC accuracy. - Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - Data based on characterization results, not tested in production. Eg (1) Example of an actual transfer curve 4095 (2) The ideal transfer curve (3) End point correlation line 4094 4093 ET = Total Unajusted Error: maximum deviation between the actual and ideal transfer curves. Eo = Offset Error: maximum deviation between the first actual transition and the first ideal one. 6 Eg = Gain Error: deviation between the last 5 ideal transition and the last actual one. Fi 4 ED = Differential Linearity Error: maximum deviation between actual steps and the ideal ones. 3 EL = Integral Linearity Error: maximum deviation 2 between any actual transition and the end point 1 LSB IDEAL correlation line. VDDA 0 4093 4094 4095 4096 5 6 7 Figure 26. ADC accuracy characteristics - Refer to Table 57: ADC characteristics for the values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ . - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 13: Power supply scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. MS19880V2 Figure 30. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . | Symbol | Parameter Conditions | | Min | Max | Unit | |--------------------------------------|------------------------|--------------------|-----|-----|------| | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 6 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2 | - | | | t <sub>h(SD_MR)</sub> (2) | Data input hold time | Master receiver | 4 | - | | | t <sub>h(SD_SR)</sub> (2) | Data input noid time | Slave receiver | 0.5 | - | 200 | | $t_{v(SD\_MT)}^{(2)}$ | Data output valid time | Master transmitter | - | 4 | ns | | t <sub>v(SD_ST)</sub> <sup>(2)</sup> | Data output valid time | Slave transmitter | - | 20 | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter | 0 | - | | | t <sub>h(SD_ST)</sub> | Data output hold time | Slave transmitter | 13 | - | | Table 69. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued) - 1. Data based on design simulation and/or characterization results, not tested in production. - 2. Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ = 8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ = 125 ns. Figure 33. I<sup>2</sup>S slave timing diagram (Philips protocol) - 1. Measurement points are done at CMOS levels: 0.3 × $V_{DDIOx}$ and 0.7 × $V_{DDIOx}$ . - 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. #### **USB** characteristics The STM32F072x8/xB USB interface is fully compliant with the USB specification version 2.0 and is USB-IF certified (for Full-speed device operation). Table 70. USB electrical characteristics | Symbol | Parameter | Conditions | Min. | Тур | Max. | Unit | |---------------------------------|------------------------------------------------|----------------------|--------------------|------|------|------| | V <sub>DDIO2</sub> | USB transceiver operating voltage | - | 3.0 <sup>(1)</sup> | - | 3.6 | V | | t <sub>STARTUP</sub> (2) | USB transceiver startup time | - | - | - | 1.0 | μs | | R <sub>PUI</sub> | Embedded USB_DP pull-up value during idle | - | 1.1 | 1.26 | 1.5 | kΩ | | R <sub>PUR</sub> | Embedded USB_DP pull-up value during reception | - | 2.0 | 2.26 | 2.6 | K12 | | Z <sub>DRV</sub> <sup>(2)</sup> | Output driver impedance <sup>(3)</sup> | Driving high and low | 28 | 40 | 44 | Ω | The STM32F072x8/xB USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V voltage range. # CAN (controller area network) interface Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-); the matching impedance is already included in the embedded driver. ## **Device marking** The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 43. UFBGA64 package marking example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.