



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 10MHz                                                     |
| Connectivity               | -                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 14                                                        |
| Program Memory Size        | 512B (512 x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 64 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8pe002pz010sg |

# **GENERAL DESCRIPTION** (Continued)

Both the 8-bit and 16-bit on-chip timers, with several user-selectable modes, administer real-time tasks such as counting/timing and I/O data communications.

**Note:** All signals with an overline are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low; and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections follow conventional descriptions below:

| Connection | Circuit         | Device   |  |
|------------|-----------------|----------|--|
| Power      | V <sub>CC</sub> | $V_{DD}$ |  |
| Ground     | GND             | $V_{SS}$ |  |



Figure 1. Functional Block Diagram

# PIN DESCRIPTION (Continued)



Figure 5. 20-Pin SSOP Pin Identification

**Table 3. Standard Programming Mode** 

| Pin # | Symbol          | Function                 | Direction    |
|-------|-----------------|--------------------------|--------------|
| 1–5   | PB1–PB5         | Port B, Pins 1,2,3,4,5   | Input/Output |
| 6     | NC              | No Connection            |              |
| 7–10  | PA7-PA4         | Port A, Pins 7,6,5,4     | Input/Output |
| 11–14 | PA3-PA0         | Port A, Pins 3,2,1,0     | Input/Output |
| 15    | NC              | No Connection            |              |
| 16    | V <sub>CC</sub> | Power Supply             |              |
| 17    | V <sub>SS</sub> | Ground                   |              |
| 18    | XTAL2           | Crystal Oscillator Clock | Output       |
| 19    | XTAL1           | Crystal Oscillator Clock | Input        |
| 20    | PB0             | Port B, Pin 0            | Input/Output |



Figure 6. 20-Pin SSOP Pin Identification/EPROM Programming Mode

**Table 4. EPROM Programming Mode** 

| Pin # | Symbol                | Function                    | Direction    |
|-------|-----------------------|-----------------------------|--------------|
| 1     | PGM                   | Program Mode                | Input        |
| 2–4   | GND                   | Ground                      |              |
| 5     | ADCLR/V <sub>PP</sub> | Clear Clock/Program Voltage | Input        |
| 6     | NC                    | No Connection               |              |
| 7–10  | D7-D4                 | Data 7,6,5,4                | Input/Output |
| 11–14 | D3-D0                 | Data 3,2,1,0                | Input/Output |
| 15    | NC                    | No Connection               |              |
| 16    | $V_{DD}$              | Power Supply                |              |
| 17    | GND                   | Ground                      |              |
| 18    | NC                    | No Connection               |              |
| 19    | XTAL1                 | 1-MHz Clock                 | Input        |
| 20    | ADCLK                 | Address Clock               | Input        |

# STANDARD TEST CONDITIONS

The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to Ground. Positive current flows into the referenced pin (Figure 7).



Figure 7. Test Load Diagram

## **CAPACITANCE**

 $T_A = 25$ °C,  $V_{CC} = GND = 0V$ , f = 1.0 MHz, unmeasured pins returned to GND.

| Parameter          | Min | Max   |
|--------------------|-----|-------|
| Input capacitance  | 0   | 12 pF |
| Output capacitance | 0   | 12 pF |
| I/O capacitance    | 0   | 12 pF |

**Table 5. DC Electrical Characteristics (Continued)** 

|                  | T <sub>A</sub> = 0°C to +70°C Standard Temperatures |                              |     |     |                                |    |                                                             |       |  |  |  |  |  |
|------------------|-----------------------------------------------------|------------------------------|-----|-----|--------------------------------|----|-------------------------------------------------------------|-------|--|--|--|--|--|
| Sym              | Parameter                                           | V <sub>CC</sub> <sup>1</sup> | Min | Max | Typical <sup>2</sup><br>@ 25°C |    | Conditions                                                  | Notes |  |  |  |  |  |
| I <sub>CC</sub>  | Supply Current                                      | 3.0V                         |     | 2.5 | 2.0                            | mA | @ 10 MHz                                                    | 5,6   |  |  |  |  |  |
|                  |                                                     | 5.5V                         |     | 6.0 | 3.5                            | mA | @ 10 MHz                                                    | 5,6   |  |  |  |  |  |
| I <sub>CC1</sub> | Standby Current                                     | 3.0V                         |     | 2.0 | 1.0                            | mA | HALT mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 10 MHz | 5,6   |  |  |  |  |  |
|                  |                                                     | 5.5V                         |     | 4.0 | 2.5                            | mA | HALT mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> @ 10 MHz | 5,6   |  |  |  |  |  |
| I <sub>CC2</sub> | Standby Current                                     |                              |     | 500 | 150                            | nA | STOP mode $V_{IN} = 0V$ , $V_{CC}$                          | 7     |  |  |  |  |  |

### Notes:

- The V<sub>CC</sub> voltage specification of 3.0V guarantees 3.0V; the V<sub>CC</sub> voltage specification of 5.5V guarantees 5.0V ±0.5V.
   Typical values are measured at V<sub>CC</sub> = 3.3V and V<sub>CC</sub> = 5.0V; V<sub>SS</sub> = 0V = GND.
   For the analog comparator input when the analog comparator is enabled.

- 4. No protection diode is provided from the pin to V<sub>CC</sub>. External protection is recommended.
- 5. All outputs are unloaded and all inputs are at the  $V_{CC}$  or  $V_{SS}$  level.
- 6. CL1 = CL2 = 22 pF.
- 7. Same as note 5, except inputs are at V<sub>CC</sub>.

### **Z8PLUS CORE**

The device is based on the ZiLOG Z8Plus Core Architecture. This core is capable of addressing up to 32 KB of program memory and 4 KB of RAM. Register RAM is accessed as either 8- or 16-bit registers using a combination of 4-, 8-, and 12-bit addressing modes. The architecture supports

up to 15 vectored interrupts from external and internal sources. The processor decodes 44 CISC instructions using 6 addressing modes. See the <u>Z8Plus User's Manual</u> for more information.

#### **RESET**

This section describes the Z8Plus reset conditions, reset timing, and register initialization procedures. Reset is generated by the Voltage Brown-Out/Power-On Reset (VBO/POR), Watch-Dog Timer (WDT), and Stop-Mode Recovery (SMR).

A system reset overrides all other operating conditions and puts the Z8Plus device into a known state. To initialize the chip's internal logic, the POR device counts 64 internal clock cycles after the oscillator stabilizes. The control registers and ports are not reset to their default conditions after wakeup from a STOP mode or WDT time-out.

During RESET, the value of the program counter is 0020H. The I/O ports and control registers are configured to their

default reset state. Resetting the device does not affect the contents of the general-purpose registers.

The RESET circuit initializes the control and peripheral registers, as shown in Table 8. Specific reset values are indicated by a 1 or a 0, while bits whose states are unchanged or unknown from Power-Up are indicated by the letter U.

Program execution starts 10 External Crystal (XTAL) clock cycles after the POR delay. The initial instruction fetch is from location 0020H. Figure 9 indicates reset timing.

After a reset, the first routine executed must be one that initializes the TCTLHI control register to the required system configuration This activity is followed by initialization of the remaining control registers.

Table 8. Control and Peripheral Registers\*

| Bits           |                                  |   |   |   |   |   |   |   |   |                                                     |  |
|----------------|----------------------------------|---|---|---|---|---|---|---|---|-----------------------------------------------------|--|
| Register (HEX) | Register Name                    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Comments                                            |  |
| FF             | Stack Pointer                    | 0 | 0 | U | U | U | U | U | U | Stack pointer is not affected by RESET.             |  |
| FE             | Reserved                         |   |   |   |   |   |   |   |   |                                                     |  |
| FD             | Register Pointer                 | U | U | U | U | 0 | 0 | 0 | 0 | Register pointer is not affected by RESET.          |  |
| FC             | Flags                            | U | U | U | U | U | U | * | * | Only WDT & SMR flags are affected by RESET.         |  |
| FB             | Interrupt Mask                   | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All interrupts masked by RESET.                     |  |
| FA             | Interrupt<br>Request             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All interrupt requests cleared by RESET.            |  |
| F9-F0          | Reserved                         |   |   |   |   |   |   |   |   |                                                     |  |
| EF-E0          | Virtual Copy                     |   |   |   |   |   |   |   |   | Virtual copy of the current working register set.   |  |
| DF-D8          | Reserved                         |   |   |   |   |   |   |   |   |                                                     |  |
| D7             | Port B Special Function          | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Deactivates all port special functions after RESET. |  |
| D6             | Port B<br>Directional<br>Control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Defines all bits as inputs in PortB after RESET.    |  |
| D5             | Port B Output                    | U | U | U | U | U | U | U | U | Output register not affected by RESET.              |  |

Note: \*The SMR and WDT flags are set to indicate the source of the RESET.

# **RESET** (Continued)

Table 8. Control and Peripheral Registers\* (Continued)

|                |                                  |         |       |        | В   | its    |       |      |    |                                                                              |
|----------------|----------------------------------|---------|-------|--------|-----|--------|-------|------|----|------------------------------------------------------------------------------|
| Register (HEX) | Register Name                    | 7       | 6     | 5      | 4   | 3      | 2     | 1    | 0  | Comments                                                                     |
| D4             | Port B Input                     | U       | U     | U      | U   | U      | U     | U    | U  | Current sample of the input pin following RESET.                             |
| D3             | Port A Special Function          | 0       | 0     | 0      | 0   | 0      | 0     | 0    | 0  | Deactivates all port special functions after RESET.                          |
| D2             | Port A<br>Directional<br>Control | 0       | 0     | 0      | 0   | 0      | 0     | 0    | 0  | Defines all bits as inputs in PortA after RESET.                             |
| D1             | Port A Output                    | U       | U     | U      | U   | U      | U     | U    | U  | Output register not affected by RESET                                        |
| D0             | Port A Input                     | U       | U     | U      | U   | U      | U     | U    | U  | Current sample of the input pin following RESET.                             |
| CF             | Reserved                         |         |       |        |     |        |       |      |    |                                                                              |
| CE             | Reserved                         |         |       |        |     |        |       |      |    |                                                                              |
| CD             | T1VAL                            | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| CC             | T0VAL                            | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| СВ             | T3VAL                            | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| CA             | T2VAL                            | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C9             | T3AR                             | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C8             | T2AR                             | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C7             | T1ARHI                           | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C6             | T0ARHI                           | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C5             | T1ARLO                           | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C4             | T0ARLO                           | U       | U     | U      | U   | U      | U     | U    | U  |                                                                              |
| C3             | WDTHI                            | 1       | 1     | 1      | 1   | 1      | 1     | 1    | 1  |                                                                              |
| C2             | WDTLO                            | 1       | 1     | 1      | 1   | 1      | 1     | 1    | 1  |                                                                              |
| C1             | TCTLHI                           | 1       | 1     | 1      | 1   | 1      | 0     | 0    | 0  | WDT enabled in HALT mode, WDT time-out at maximum value, STOP mode disabled. |
| C0             | TCTLLO                           | 0       | 0     | 0      | 0   | 0      | 0     | 0    | 0  | All standard timers are disabled.                                            |
| Note: *The SMR | and WDT flags are se             | et to i | ndica | te the | sou | rce of | the F | RESE | T. |                                                                              |

Table 9. Flag Register Bit D1, D0

| D1 | D0 | Reset Source         |  |
|----|----|----------------------|--|
| 0  | 0  | V <sub>BO</sub> /POR |  |
| 0  | 1  | SMR Recovery         |  |
| 1  | 0  | WDT Reset            |  |
| 1  | 1  | Reserved             |  |



Figure 9. Reset Timing



Figure 10. Reset Circuitry with POR, WDT,  $V_{BO}$ , and SMR

Table 11. Interrupt Mask Register—IMASK (FBh)

| Bit   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----|-----|-----|-----|-----|-----|-----|-----|
| R/W   | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

R = Read W = Write X = Indeterminate U = Undefined/ Undetermined

| Bit<br>Position | R/W | Value | Description         |
|-----------------|-----|-------|---------------------|
| 7               |     | 0     | Disables Interrupts |
|                 |     | 1     | Enables Interrupts  |
| 6               |     | 0     | Reserved, must be 0 |
| 5               |     | 0     | Disables IRQ5       |
|                 |     | 1     | Enables IRQ5        |
| 4               |     | 0     | Disables IRQ4       |
|                 |     | 1     | Enables IRQ4        |
| 3               |     | 0     | Disables IRQ3       |
|                 |     | 1     | Enables IRQ3        |
| 2               |     | 0     | Disables IRQ2       |
|                 |     | 1     | Enables IRQ2        |
| 1               |     | 0     | Disables IRQ1       |
|                 |     | 1     | Enables IRQ1        |
| 0               |     | 0     | Disables IRQ0       |
|                 |     | 1     | Enables IRQ0        |

# Interrupt Request (IREQ) Register Initialization

IREQ (Table 12) is a register that stores the interrupt requests for both vectored and polled interrupts. When an interrupt is issued, the corresponding bit position in the register is set to 1. Bits 0 to 5 are assigned to interrupt requests IREQ0 to IREQ5, respectively.

Whenever RESET is executed, the IREQ resistor is set to 00h.

Table 12. Interrupt Request Register-IREQ (FAh)

| Bit   | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|------------|-----|-----|-----|-----|-----|-----|-----|
| R/W   | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| D D.  | -1 \ \ \ \ | A / |     |     |     | 11  |     | ,   |

R = Read W = Write X = Indeterminate U = Undefined/ Undetermined

| Bit<br>Position | R/W | Value | Description         |
|-----------------|-----|-------|---------------------|
| 7               | R/W | 0     | Reserved, must be 0 |
| 6               | R/W | 0     | Reserved, must be 0 |
| 5               | R/W | 0     | IRQ5 reset          |
|                 |     | 1     | IRQ5 set            |
| 4               | R/W | 0     | IRQ4 reset          |
|                 |     | 1     | IRQ4 set            |
| 3               | R/W | 0     | IRQ3 reset          |
|                 |     | 1     | IRQ3 set            |
| 2               | R/W | 0     | IRQ2 reset          |
|                 |     | 1     | IRQ2 set            |
| 1               | R/W | 0     | IRQ1 reset          |
|                 |     | 1     | IRQ1 set            |
| 0               | R/W | 0     | IRQ0 reset          |
|                 |     | 1     | IRQ0 set            |

### **WATCH-DOG TIMER**

The Watch-Dog Timer (WDT) is a retriggerable one-shot 16-bit timer that resets the device if it reaches its terminal count. The WDT is driven by the XTAL2 clock pin. To provide the longer time-out periods required in applications, the watch-dog timer is only updated every 64th clock cycle. When operating in the RUN or HALT modes, a WDT timeout reset is functionally equivalent to an interrupt vectoring the PC to 0020H, and setting the WDT flag to 1. Coming out of RESET, the WDT is fully enabled with its time-out value set at minimum, unless otherwise programmed during the first instruction. Subsequent executions of the WDT instruction reinitialize the watch-dog timer registers (C2h and C3h) to their initial values as defined by bits D6, D5, and D4 of the TCTLHI register. The WDT cannot be disabled except on the first cycle after RESET and when the device enters STOP mode.

The WDT instruction should be executed often enough to provide some margin of time to allow the WDT registers to approach 0. Because the WDT time-out periods are relatively long, a WDT RESET occurs in the unlikely event that the WDT times out on exactly the same cycle that the WDT instruction is executed.

RESET clears both the WDT and SMR flags. A WDT timeout sets the WDT flag, and the STOP instruction sets the SMR flag. This function enables software to determine whether a WDT time-out or a return from STOP mode occurred. Reading the WDT and SMR flags does not reset the flag to 0; therefore, the user must clear the flag via software.

**Note:** Failure to clear the SMR flag can result in unexpected behavior.



Figure 11. TCTLHI Register for Control of WDT

Note: The WDT can only be disabled via software if the first instruction out of the RESET performs this function. Logic within the device detects that it is in the process of executing the first instruction after the processor leaves RESET. During the execution of this instruction, the upper five bits of the TCTLHI register can be written. After this first instruction, hardware does not allow the upper five bits of this register to be written.

The TCTLHI bits for control of the WDT are described below:

**WDT Time Select (D6, D5, D4)**. Bits 6, 5, and 4 determine the time-out period. Table 13 indicates the range of time-out values that can be obtained. The default values of D6, D5, and D4 are 001, which sets the WDT to its minimum time-out period when coming out of RESET.

**WDT During HALT (D7).** This bit determines whether or not the WDT is active during HALT mode. A 1 indicates active during HALT mode. A 0 prevents the WDT from resetting the part while halted. Coming out of RESET, the WDT is enabled during HALT mode.

**STOP MODE (D3).** Coming out of RESET, the device STOP mode is disabled. If an application requires use of STOP mode, bit D3 must be cleared immediately at leaving RESET. If bit D3 is set, the STOP instruction executes as a NOP. If bit D3 is cleared, the STOP instruction enters STOP mode.

Bits 2, 1 and 0. These bits are reserved and must be 0.

Table 13. WDT Time-Out

| D6 | <b>D</b> 5 | D4 | Crystal Clocks* to Timeout | Time-Out Using a 10-MHz Crystal |
|----|------------|----|----------------------------|---------------------------------|
| 0  | 0          | 0  | Disabled                   | Disabled                        |
| 0  | 0          | 1  | 65,536 TpC                 | 6.55 ms                         |
| 0  | 1          | 0  | 131,072 TpC                | 13.11 ms                        |
| 0  | 1          | 1  | 262,144 TpC                | 26.21 ms                        |
| 1  | 0          | 0  | 524,288 TpC                | 52.43 ms                        |
| 1  | 0          | 1  | 1,048,576 TpC              | 104.86 ms                       |
| 1  | 1          | 0  | 2,097,152 TpC              | 209.72 ms                       |
| 1  | 1          | 1  | 8,388,608 TpC              | 838.86 ms                       |

**Note:** \*TpC is an XTAL clock cycle. The default at reset is 001.

#### **POWER-DOWN MODES**

In addition to the standard RUN mode, the Z8Plus MCU supports two Power-Down modes to minimize device cur-

rent consumption. The two modes supported are HALT and STOP.

### **HALT MODE OPERATION**

The HALT mode suspends instruction execution and turns off the internal CPU clock. The on-chip oscillator circuit remains active so the internal clock continues to run and is applied to the timers and interrupt logic.

To enter HALT mode, the device only requires a HALT instruction. It is *not* necessary to execute a NOP instruction immediately before the HALT instruction.

7F HALT ; enter HALT mode

HALT mode can be exited by servicing an external or internal interrupt. The first instruction executed is the interrupt service routine. At completion of the interrupt service routine, the user program continues from the instruction after the HALT instruction.

The HALT mode can also be exited via a RESET activation or a Watch-Dog Timer (WDT) time-out. In these cases, program execution restarts at 0020H, the reset restart address.

## **STOP MODE OPERATION**

The STOP mode provides the lowest possible device standby current. This instruction turns off the on-chip oscillator and internal system clock.

To enter the STOP mode, the Z8Plus only requires a STOP instruction. It is *not* necessary to execute a NOP instruction immediately before the STOP instruction.

6F STOP ;enter STOP mode

The STOP mode is exited by any one of the following resets: POR or a Stop-Mode Recovery source. At reset generation, the processor always restarts the application program at address 0020H, and the STOP mode flag is set. Reading the STOP mode flag does not clear it. The user must clear the STOP mode flag with software.

**Note:** Failure to clear the STOP mode flag can result in undefined behavior.

The Z8Plus provides a dedicated Stop-Mode Recovery (SMR) circuit. In this case, a low-level applied to input pin PB0 (I/O Port B, bit 0) triggers an SMR. To use this mode, pin PB0 must be configured as an input and the special function selected before the STOP mode is entered. The Low level on PB0 must be held for a minimum pulse width T<sub>WSM</sub>. Program execution starts at address 20h, after the POR delay.

**Notes:** 1. The PB0 input, when used for Stop-Mode Recovery, does not initialize the control registers.

The STOP mode current ( $I_{CC2}$ ) is minimized when:

- V<sub>CC</sub> is at the low end of the device's operating range
- · Output current sourcing is minimized
- All inputs (digital and analog) are at the Low or High rail voltages
- 2. For detailed information about flag settings, see the Z8Plus User's Manual.

### **OSCILLATOR OPERATION**

The Z8Plus MCU uses a Pierce oscillator with an internal feedback resistor (Figure 14). The advantages of this circuit are low-cost, large output signal, low-power level in the crystal, stability with respect to  $V_{CC}$  and temperature, and low impedances (not disturbed by stray effects).



Figure 14. Pierce Oscillator with Internal Feedback Circuit

One drawback to the Pierce oscillator is the requirement for high gain in the amplifier to compensate for feedback path losses. The oscillator amplifies its own noise at start-up until it settles at the frequency that satisfies the gain/phase requirements. A x B = 1; where A = VO/VI is the gain of the amplifier, and B = VI/VO is the gain of the feedback element. The total phase shift around the loop is forced to 0 (360 degrees).  $V_{IN}$  must be in phase with itself; therefore, the amplifier/inverter provides a 180-degree phase shift, and the feedback element is forced to provide the other 180-degree phase shift.

R1 is a resistive component placed from output to input of the amplifier. The purpose of this feedback is to bias the amplifier in its linear region and provide the start-up transition.

Capacitor C2, combined with the amplifier output resistance, provides a small phase shift. It also provides some attenuation of overtones.

Capacitor  $C_1$ , combined with the crystal resistance, provides an additional phase shift.

Start-up time may be affected if  $C_1$  and  $C_2$  are increased dramatically in size. As  $C_1$  and  $C_2$  increase, the start-up time

increases until the oscillator reaches a point where it ceases to operate.

For fast and reliable oscillator start-up over the manufacturing process range, the load capacitors should be sized as low as possible without resulting in overtone operation.

## Layout

Traces connecting crystal, caps, and the Z8Plus oscillator pins should be as short and wide as possible to reduce parasitic inductance and resistance. The components (caps, the crystal, and resistors) should be placed as close as possible to the oscillator pins of the Z8Plus.

The traces from the oscillator pins of the integrated circuit (IC) and the ground side of the lead caps should be guarded from all other traces (clock,  $V_{CC}$ , address/data lines, and system ground) to reduce cross talk and noise injection. Guarding is usually accomplished by keeping other traces and system ground trace planes away from the oscillator circuit, and by placing a Z8Plus device  $V_{SS}$  ground ring around the traces/components. The ground side of the oscillator lead caps should be connected to a single trace to the Z8Plus device  $V_{SS}$  (GND) pin. It should not be shared with any other system-ground trace or components except at the Z8Plus device  $V_{SS}$  pin. The objective is to prevent differential system ground noise injection into the oscillator (Figure 15).

# Indications of an Unreliable Design

There are two major indicators that are used in working designs to determine their reliability over full lot and temperature variations. They are:

**Start-Up Time.** If start-up time is excessive, or varies widely from unit to unit, there is probably a gain problem. To fix the problem, the  $C_1$  and  $C_2$  capacitors require reduction. The amplifier gain is either not adequate at frequency, or the crystal R's are too large.

**Output Level.** The signal at the amplifier output should swing from ground to  $V_{CC}$  to indicate adequate gain in the amplifier. As the oscillator starts up, the signal amplitude grows until clipping occurs. At that point, the loop gain is effectively reduced to unity, and constant oscillation is achieved. A signal of less than 2.5 volts peak-to-peak is an indication that low gain can be a problem. Either  $C_1$  or  $C_2$  should be made smaller, or a low-resistance crystal should be used.

## **OSCILLATOR OPERATION** (Continued)

# **Circuit Board Design Rules**

The following circuit board design rules are suggested:

- To prevent induced noise, the crystal and load capacitors should be physically located as close to the Z8Plus as possible.
- Signal lines should not run parallel to the clock oscillator inputs. In particular, the crystal input circuitry
- and the internal system clock output should be separated as much as possible.
- V<sub>CC</sub> power lines should be separated from the clock oscillator input circuitry.
- Resistivity between XTAL1 or XTAL2 (and the other pins) should be greater than 10 meg-Ohms.



Figure 15. Circuit Board Design Rules

# **Crystals and Resonators**

Crystals and ceramic resonators (Figure 16) should exhibit the following characteristics to ensure proper oscillation:

| Crystal Cut         | AT (crystal only)          |
|---------------------|----------------------------|
| Mode                | Parallel, fundamental mode |
| Crystal Capacitance | <7pF                       |
| Load Capacitance    | 10pF < CL < 220 pF,        |
|                     | 15 typical                 |
| Resistance          | 100 Ohms maximum           |

Depending on the operation frequency, the oscillator may require additional capacitors,  $C_1$  and  $C_2$ , as illustrated in Figure 16 and Figure 17. The capacitance values are dependent on the manufacturer's crystal specifications.



Figure 16. Crystal/Ceramic Resonator Oscillator



Figure 17. LC Clock

In most cases, the  $R_D$  is 0 Ohms and  $R_F$  is infinite. These specifications are determined and specified by the crys-

tal/ceramic resonator manufacturer. The  $R_D$  can be increased to decrease the amount of drive from the oscillator output to the crystal. It can also be used as an adjustment to avoid clipping of the oscillator signal to reduce noise. The  $R_F$  can be used to improve the start-up of the crystal/ceramic resonator. The Z8Plus oscillator already locates an internal shunt resistor in parallel to the crystal/ceramic resonator.



Figure 18. External Clock

Figure 16, Figure 17, and Figure 18 recommend that the load capacitor ground trace connect directly to the V<sub>SS</sub> (GND) pin of the Z8Plus. This requirement assures that no system noise is injected into the Z8Plus clock. This trace should not be shared with any other components except at the V<sub>SS</sub> pin of the Z8Plus.

**Note:** A parallel-resonant crystal or resonator manufacturer specifies a load capacitor value that is a series combination of C<sub>1</sub> and C<sub>2</sub>, including all parasitics (PCB and holder).

# **TIMERS** (Continued)



Figure 23. PortB Special Function Register



Figure 24. Port B Directional Control Register



Figure 25. Timer T0 Output Through T<sub>OUT</sub>

for that bit position contains the current synchronized input value.

For port bits configured as an output by means of the directional control register, the value held in the corresponding bit of the Output Value Register is driven directly onto the output pin. The opposite register bit for a given pin (the output register bit for an input pin and the input register bit for an output pin) holds their previous value. These bits are not changed and do not exhibit any effect on the hardware.

## **READ/WRITE OPERATIONS**

The control for each port is done on a bit-by-bit basis. All bits are capable of operating as inputs or outputs, depending on the setting of the port's directional control register. If configured as an input, each bit is provided a Schmitt-trigger. The output of the Schmitt-trigger is latched twice to perform a synchronization function, and the output of the synchronizer is fed to the port input register, which can be read by software.

A WRITE to a port input register carries the effect of updating the contents of the input register, but subsequent READs do not necessarily return the same value that was written. If the bit in question is defined as an input, the input register for that bit position contains the current synchronized input value. WRITEs to that bit position are overwritten on the next clock cycle with the newly sampled input data. However, if the particular bit is programmed as an output, the input register for that bit retains the software-updated value. The port bits that are programmed as outputs do not sample the value being driven out.

Any bit in either port can be defined as an output by setting the appropriate bit in the directional control register. In this instance, the value held in the appropriate bit of the port output register is driven directly onto the output pin.

**Note:** The preceding result does not necessarily reflect the actual output value. If an external error is holding an output pin either High or Low against the output driver, the software READ returns the *requested* value, not the actual state caused by the contention. When a bit is defined as an output, the Schmitt-trigger on the input is disabled to save power.

Updates to the output register take effect based on the timing of the internal instruction pipeline; however, this timing is referenced to the rising edge of the clock. The output register can be read at any time, and returns the current output value that is held. No restrictions are placed on the timing of READs and/or WRITEs to any of the port registers with respect to the others.

**Note:** Care should be taken when updating the directional control and special function registers.

When updating a directional control register, the special function register (SFR) should first be disabled. If this precaution is not taken, unpredicted events could occur as a result of the change in the port I/O status. This precaution is especially important when defining changes in Port B, as the unpredicted event referred to above could be one or more interrupts. Clearing of the SFR register should be the first step in configuring the port, while setting the SFR register should be the final step in the port configuration process. To ensure unpredictable results, the SFR register should not be written until the pins are being driven appropriately, and all initialization is completed.

## **PORT A**

Port A is a general-purpose port. Figure 27 features a block diagram of Port A. Each of its lines can be independently programmed as input or output via the Port A directional control register (PTADIR at OD2H) as seen in Figure 26. A bit set to a 1 in PTADIR configures the corresponding bit in Port A as an output, while a bit cleared to 0 configures the corresponding bit in Port A as an input.

The input buffers are Schmitt-triggered. Bits programmed as outputs can be individually programmed as either push-

pull or open-drain by setting the corresponding bit in the special function register (PTASFR, Figure 26).



Figure 27. Port A Directional Control Register

### **PORT B**

# Port B Description

Port B is a 6-bit (bidirectional), CMOS-compatible I/O port. These six I/O lines can be configured under software control to be an input or output. Each bit is configured independently from the other bits. That is, one bit may be set to INPUT while another bit is set to OUTPUT.

In addition to standard input/output capability, five pins of Port B provide special functionality as indicated in Table 15.

Special functionality is invoked via the Port B special function register. Port B, bit 5, is an open-drain-only pin when in output mode. There is no high-side driver on the output stage, nor is there any high-side protection device, because PB5 acts as the  $V_{PP}$  pin for EPROM programming mode. The user should always place an external protection diode on this pin. See Figure 32.

**Table 15. Port B Special Functions** 

| Port<br>Pin | Input Special Function               | Output Special Function |
|-------------|--------------------------------------|-------------------------|
| PB0         | Stop Mode Recovery<br>Input          | None                    |
| PB1         | None                                 | T0 Output               |
| PB2         | IRQ3                                 | None                    |
| PB3         | Comparator<br>Reference Input        | None                    |
| PB4         | Comparator Signal<br>Input/IRQ1/IRQ4 | None                    |



Figure 32. Port B Special Function Register

## **PORT B CONTROL REGISTERS**



Figure 38. Port B Input Value Register



Figure 39. Port B Output Value Register



Figure 40. Port B Directional Control Register

### ORDERING INFORMATION

| Z8PE002PZ010SC |
|----------------|
| Z8PE002SZ010SC |
| Z8PE002HZ010SC |
|                |
| Z8PE002PZ010EC |
| Z8PE002SZ010EC |
| Z8PE002CZ010EC |
|                |

For fast results, contact your local ZiLOG sales office for assistance in ordering the part(s) required.

| Codes                |                                              |
|----------------------|----------------------------------------------|
| Preferred Package    | PZ = Plastic DIP                             |
| Longer Lead Time     | SZ = SOIC                                    |
|                      | HZ = SSOP                                    |
| Speed                | 010 = 10 MHz                                 |
| Standard Temperature | S = 0°C to +70°C                             |
| Extended Temperature | $E = -40^{\circ}C \text{ to } +105^{\circ}C$ |
| Environmental Flow   | C = Plastic Standard                         |

#### Example:

The Z8PE002PZ010SC is a 10-MHz DIP, 0°C to 70°C, with Plastic Standard Flow.

| Z   | ZiLOG Prefix                       |
|-----|------------------------------------|
| 8PE | Z8Plus Product                     |
| 002 | Product Number                     |
| PZ  | Package Designation Code           |
| 010 | Speed                              |
| SC  | Temperature and Environmental Flow |

#### **Pre-Characterization Product**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or non-conformance

with some aspects of the document may be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery may be uncertain at times, due to start-up yield issues.

©1999 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE.

Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

ZiLOG, Inc. 910 East Hamilton Avenue, Suite 110 Campbell, CA 95008 Telephone (408) 558-8500 FAX 408 558-8300

Internet: <a href="http://www.zilog.com">http://www.zilog.com</a>