Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-16FX | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | LINbus, SCI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 37 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb96f612abpmc-gs-101uje1 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - LIN functionality working either as master or slave LIN device - Extended support for LIN-Protocol to reduce interrupt load #### A/D Converter - SAR-type - 8/10-bit resolution - Signals interrupt on conversion end, single conversion mode, continuous conversion mode, stop conversion mode, activation by software, external trigger, reload timers and PPGs - Range Comparator Function #### **Source Clock Timers** ■ Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bit Sub clock timer) # **Hardware Watchdog Timer** - Hardware watchdog timer is active after reset - Window function of Watchdog Timer is used to select the lower window limit of the watchdog interval #### Reload Timers - 16-bit wide - Prescaler with 1/2¹, 1/2², 1/2³, 1/2⁴, 1/2⁵, 1/2⁶ of peripheral clock frequency - Event count function #### Free-Running Timers - Signals an interrupt on overflow, supports timer clear upon match with Output Compare (0, 4) - Prescaler with 1, 1/2<sup>1</sup>, 1/2<sup>2</sup>, 1/2<sup>3</sup>, 1/2<sup>4</sup>, 1/2<sup>5</sup>, 1/2<sup>6</sup>, 1/2<sup>7</sup>, 1/2<sup>8</sup> of peripheral clock frequency #### **Input Capture Units** - 16-bit wide - Signals an interrupt upon external event - Rising edge, Falling edge or Both (rising & falling) edges sensitive #### **Output Compare Units** - 16-bit wide - Signals an interrupt when a match with Free-running Timer occurs - A pair of compare registers can be used to generate an output signal ### **Programmable Pulse Generator** - 16-bit down counter, cycle and duty setting registers - Can be used as 2 ×8-bit PPG - Interrupt at trigger, counter borrow and/or duty match - PWM operation and one-shot operation - Internal prescaler allows 1, 1/4, 1/16, 1/64 of peripheral clock as counter clock or of selected Reload timer underflow as clock input - Can be triggered by software or reload timer - Can trigger ADC conversion - Timing point capture #### **Quadrature Position/Revolution Counter (QPRC)** - Up/down count mode, Phase difference count mode, Count mode with direction - 16-bit position counter - 16-bit revolution counter - Two 16-bit compare registers with interrupt - Detection edge of the three external event input pins AIN, BIN and ZIN is configurable ### **Real Time Clock** - Operational on main oscillation (4MHz), sub oscillation (32kHz) or RC oscillation (100kHz/2MHz) - Capable to correct oscillation deviation of Sub clock or RC oscillator clock (clock calibration) - Read/write accessible second/minute/hour registers - Can signal interrupts every half second/second/minute/hour/day - Internal clock divider and prescaler provide exact 1s clock #### **External Interrupts** - Edge or Level sensitive - Interrupt mask bit per channel - Each available CAN channel RX has an external interrupt for wake-up - Selected USART channels SIN have an external interrupt for wake-up #### Non Maskable Interrupt - Disabled after reset, can be enabled by Boot-ROM depending on ROM configuration block - Once enabled, can not be disabled other than by reset - High or Low level sensitive - Pin shared with external interrupt 0 #### I/O Ports - Most of the external pins can be used as general purpose I/O - All push-pull outputs - Bit-wise programmable as input/output or peripheral signal - Bit-wise programmable input enable - One input level per GPIO-pin (either Automotive or CMOS hysteresis) - Bit-wise programmable pull-up resistor # **Built-in On Chip Debugger (OCD)** - One-wire debug tool interface - Break function: - ☐ Hardware break: 6 points (shared with code event) - □ Software break: 4096 points - Event function - □ Code event: 6 points (shared with hardware break) - □ Data event: 6 points - □ Event sequencer: 2 levels + reset - Execution time measurement function - Trace function: 42 branches - Security function ## **Flash Memory** - Dual operation flash allowing reading of one Flash bank while programming or erasing the other bank - Command sequencer for automatic execution of programming algorithm and for supporting DMA for programming of the Flash Memory - Supports automatic programming, Embedded Algorithm - Write/Erase/Erase-Suspend/Resume commands - A flag indicating completion of the automatic algorithm - Erase can be performed on each sector individually - Sector protection - Flash Security feature to protect the content of the Flash - Low voltage detection during Flash erase or write # 4. Pin Description | Pin Name | Feature | Description | |-----------------|-----------------------|---------------------------------------------------------------| | ADTG_R | ADC | Relocated A/D converter trigger input pin | | AlNn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | ANn | ADC | A/D converter channel n input pin | | AVcc | Supply | Analog circuits power supply pin | | AVRH | ADC | A/D converter high reference voltage input pin | | AVss | Supply | Analog circuits power supply pin | | BINn | QPRC | Quadrature Position/Revolution Counter Unit n input pin | | С | Voltage regulator | Internally regulated power supply stabilization capacitor pin | | CKOTn | Clock Output function | Clock Output function n output pin | | CKOTn_R | Clock Output function | Relocated Clock Output function n output pin | | CKOTXn | Clock Output function | Clock Output function n inverted output pin | | DEBUG I/F | OCD | On Chip Debugger input/output pin | | INn | ICU | Input Capture Unit n input pin | | INTn | External Interrupt | External Interrupt n input pin | | INTn_R | External Interrupt | Relocated External Interrupt n input pin | | INTn_R1 | External Interrupt | Relocated External Interrupt n input pin | | MD | Core | Input pin for specifying the operating mode | | NMI | External Interrupt | Non-Maskable Interrupt input pin | | OUTn | OCU | Output Compare Unit n waveform output pin | | OUTn_R | OCU | Relocated Output Compare Unit n waveform output pin | | Pnn_m | GPIO | General purpose I/O pin | | PPGn | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | PPGn_B | PPG | Programmable Pulse Generator n output pin (16bit/8bit) | | RSTX | Core | Reset input pin | | RXn | CAN | CAN interface n RX input pin | | SCKn | USART | USART n serial clock input/output pin | | SCKn_R | USART | Relocated USART n serial clock input/output pin | | SINn | USART | USART n serial data input pin | | SINn_R | USART | Relocated USART n serial data input pin | | SOTn | USART | USART n serial data output pin | | SOTn_R | USART | Relocated USART n serial data output pin | | TINn | Reload Timer | Reload Timer n event input pin | | TOTn | Reload Timer | Reload Timer n output pin | | TTGn | PPG | Programmable Pulse Generator n trigger input pin | | TXn | CAN | CAN interface n TX output pin | | V <sub>cc</sub> | Supply | Power supply pin | | V <sub>ss</sub> | Supply | Power supply pin | | X0 | Clock | Oscillator input pin | | X0A | Clock | Subclock Oscillator input pin | | X1 | Clock | Oscillator output pin | | X1A | Clock | Subclock Oscillator output pin | | Pin No. | I/O Circuit Type* | Pin Name | |---------|-------------------|------------------------------------------| | 33 | С | RSTX | | 34 | A | X1 | | 35 | A | Х0 | | 36 | Supply | Vss | | 37 | Supply | Vcc | | 38 | F | С | | 39 | Н | P02_5 / BIN0 / IN1 / TTG1 / ADTG_R | | 40 | К | P03_0 / AIN1 / IN4 / TTG4 / TTG12 / AN24 | | 41 | К | P03_1 / BIN1 / IN5 / TTG5 / TTG13 / AN25 | | 42 | M | P03_2 / INT10_R / RX2 | | 43 | Н | P03_3 / TX2 | | 44 | К | P03_6 / ZIN1 / OUT6 / AN30 | | 45 | К | P03_7 / OUT7 / AN31 | | 46 | К | P06_0 / AN0 / PPG0 | | 47 | К | P06_1 / AN1 / PPG1 | | 48 | Supply | AVcc | <sup>\*:</sup> See I/O Circuit Type" for details on the I/O circuit types. | Туре | Circuit | Remarks | |------|------------------------------------|---------------------------| | О | | ■ Open-drain I/O | | | | ■ Output 25mA, Vcc = 2.7V | | | | ■ TTL input | | | Standby control for input shutdown | | # 9. User ROM Memory Map for Flash Devices | | | CY96F612 | CY96F613 | CY96F615 | | |----------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|------------------------------|---------------| | CPU mode address | Flash memory<br>mode address | Flash size<br>32.5KB + 32KB | Flash size<br>64.5KB + 32KB | Flash size<br>128.5KB + 32KB | _ | | FF:FFFF <sub>H</sub><br>FF:8000 <sub>H</sub> | 3F:FFFF <sub>н</sub><br>3F:8000 <sub>н</sub> | SA39 - 32KB | SA39 - 64KB | SA39 - 64KB | | | FF:7FFF <sub>H</sub><br>FF:0000 <sub>H</sub> | 3F:7FFF <sub>H</sub><br>3F:0000 <sub>H</sub> | | 0/100 - 04KB | SA00 - 04KB | Bank A of Fla | | FE:FFFF <sub>H</sub> | 3E:FFFF <sub>H</sub> | | | SA38 - 64KB | | | FD:FFFF <sub>H</sub> | | Reserved | Reserved | Reserved | | | DF:9FFF <sub>H</sub><br>DF:8000 <sub>H</sub> | 1F:9FFF <sub>H</sub><br>1F:8000 <sub>H</sub> | SA4 - 8KB | SA4 - 8KB | SA4 - 8KB | | | DF:7FFF <sub>H</sub><br>DF:6000 <sub>H</sub> | 1F:7FFF <sub>H</sub><br>1F:6000 <sub>H</sub> | SA3 - 8KB | SA3 - 8KB | SA3 - 8KB | DI-D - ( 51 | | DF:5FFF <sub>H</sub><br>DF:4000 <sub>H</sub> | 1F:5FFF <sub>н</sub><br>1F:4000 <sub>н</sub> | SA2 - 8KB | SA2 - 8KB | SA2 - 8KB | Bank B of Fl | | DF:3FFF <sub>H</sub><br>DF:2000 <sub>H</sub> | 1F:3FFF <sub>H</sub><br>1F:2000 <sub>H</sub> | SA1 - 8KB | SA1 - 8KB | SA1 - 8KB | | | DF:1FFF <sub>H</sub><br>DF:0000 <sub>H</sub> | 1F:1FFF <sub>H</sub><br>1F:0000 <sub>H</sub> | SAS - 512B* | SAS - 512B* | SAS - 512B* | Bank A of Fl | | DE:FFFF <sub>H</sub><br>DE:0000 <sub>H</sub> | | Reserved | Reserved | Reserved | _ | <sup>\*:</sup> Physical address area of SAS-512B is from DF:0000<sub>H</sub> to DF:01FF<sub>H</sub>. Others (from DF:0200<sub>H</sub> to DF:1FFF<sub>H</sub>) is mirror area of SAS-512B. Sector SAS contains the ROM configuration block RCBA at CPU address DF:0000<sub>H</sub> -DF:01FF<sub>H</sub>. SAS can not be used for E<sup>2</sup>PROM emulation. # 10. Serial Programming Communication Interface USART pins for Flash serial programming (MD = 0, DEBUG I/F = 0, Serial Communication mode) | CY96610 | | | | | | | | | |------------|--------------|-----------------|--|--|--|--|--|--| | Pin Number | USART Number | Normal Function | | | | | | | | 7 | | SIN2 | | | | | | | | 8 | USART2 | SOT2 | | | | | | | | 9 | | SCK2 | | | | | | | | 20 | | SIN7_R | | | | | | | | 19 | USART7 | SOT7_R | | | | | | | | 18 | | SCK7_R | | | | | | | | 22 | | SIN8_R | | | | | | | | 21 | USART8 | SOT8_R | | | | | | | | 23 | | SCK8_R | | | | | | | # 12. Handling Precautions Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices. #### 12.1 Precautions for Product Design This section describes precautions when designing electronic equipment using semiconductor devices. #### ■ Absolute Maximum Ratings Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings. #### ■ Recommended Operating Conditions Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges. Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative beforehand. # ■ Processing and Protection of Pins These precautions must be followed when handling the pins which connect semiconductor devices to power supply and input/output functions. #### 1. Preventing Over-Voltage and Over-Current Conditions Exposure to voltage or current levels in excess of maximum ratings at any pin is likely to cause deterioration within the device, and in extreme cases leads to permanent damage of the device. Try to prevent such overvoltage or over-current conditions at the design stage. # 2. Protection of Output Pins Shorting of output pins to supply pins or other output pins, or connection to large capacitance can cause large current flows. Such conditions if present for extended periods of time can damage the device. Therefore, avoid this type of connection. #### Handling of Unused Input Pins Unconnected input pins with very high impedance levels can adversely affect stability of operation. Such pins should be connected through an appropriate resistance to a power supply pin or ground pin. #### ■ Latch-up Semiconductor devices are constructed by the formation of P-type and N-type areas on a substrate. When subjected to abnormally high voltages, internal parasitic PNPN junctions (called thyristor structures) may be formed, causing large current levels in excess of several hundred mA to flow continuously at the power supply pin. This condition is called latch-up. Document Number: 002-04709 Rev.\*D Page 26 of 64 Page 28 of 64 #### ■ Surface Mount Type Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges. You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions. # ■ Lead-Free Packaging #### **CAUTION:** When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use. #### ■ Storage of Semiconductor Devices Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following: - 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight. - 2. Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C.When you open Dry Package that recommends humidity 40% to 70% relative humidity. - 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage. - 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust. #### Baking Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking. Condition: 125°C/24 h #### ■ Static Electricity Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions: - 1. Maintain relative humidity in the working environment between 40% and 70%. Use of an apparatus for ion generation may be needed to remove electricity. - 2. Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment. - Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1 MΩ). Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended. - 4. Ground all fixtures and instruments, or protect with anti-static measures. - 5. Avoid the use of styro foam or other highly static-prone materials for storage of completed board assemblies. AC Characteristics for detailed modes and frequency limits. Single and opposite phase external clocks must be connected as follows: #### 13.3.1 Single Phase External Clock for Main Oscillator When using a single phase external clock for the Main oscillator, X0 pin must be driven and X1 pin left open. And supply 1.8V power to the external clock. #### 13.3.2 Single Phase External Clock for Sub Oscillator When using a single phase external clock for the Sub oscillator, "External clock mode" must be selected and X0A/P04\_0 pin must be driven. X1A/P04\_1 pin can be configured as GPIO. # 13.3.3 Opposite Phase External Clock When using an opposite phase external clock, X1 (X1A) pins must be supplied with a clock signal which has the opposite phase to the X0 (X0A) pins. Supply level on X0 and X1 pins must be 1.8V. # 13.4 Notes on PLL Clock Mode Operation If the microcontroller is operated with PLL clock mode and no external oscillator is operating or no external clock is supplied, the microcontroller attempts to work with the free oscillating PLL. Performance of this operation, however, cannot be guaranteed. #### 13.5 Power Supply Pins (Vcc/Vss) It is required that all $V_{CC}$ -level as well as all $V_{SS}$ -level power supply pins are at the same potential. If there is more than one $V_{CC}$ or $V_{SS}$ level, the device may operate incorrectly or be damaged even within the guaranteed operating range. Vcc and Vss pins must be connected to the device from the power supply with lowest possible impedance. The smoothing capacitor at Vcc pin must use the one of a capacity value that is larger than Cs. Besides this, as a measure against power supply noise, it is required to connect a bypass capacitor of about $0.1\mu F$ between Vcc and Vss pins as close as possible to Vcc and Vss pins. #### 13.6 Crystal Oscillator and ceramic resonator Circuit Noise at X0, X1 pins or X0A, X1A pins might cause abnormal operation. It is required to provide bypass capacitors with shortest possible distance to X0, X1 pins and X0A, X1A pins, crystal oscillator (or ceramic resonator) and ground lines, and, to the utmost effort, that the lines of oscillation circuit do not cross the lines of other circuits. It is highly recommended to provide a printed circuit board art work surrounding X0, X1 pins and X0A, X1A pins with a ground area for stabilizing the operation. It is highly recommended to evaluate the quartz/MCU or resonator/MCU system at the quartz or resonator manufacturer, especially when using low-Q resonators at higher frequencies. Document Number: 002-04709 Rev.\*D Page **31** of 64 # 13.7 Turn on Sequence of Power Supply to A/D Converter and Analog Inputs It is required to turn the A/D converter power supply (AV<sub>CC</sub>, AVRH) and analog inputs (ANn) on after turning the digital power supply (V<sub>CC</sub>) on. It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, AVRH must not exceed $AV_{CC}$ Input voltage for ports shared with analog input ports also must not exceed $AV_{CC}$ (turning the analog and digital power supplies simultaneously on or off is acceptable) #### 13.8 Pin Handling when Not Using the A/D Converter If the A/D converter is not used, the power supply pins for A/D converter should be connected such as $AV_{CC} = V_{CC} AV_{SS} = AVRH = V_{SS}$ . #### 13.9 Notes on Power-on To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than $50\mu s$ from 0.2V to 2.7V. #### 13.10Stabilization of Power Supply Voltage If the power supply voltage varies acutely even within the operation safety range of the $V_{CC}$ power supply voltage, a malfunction may occur. The $V_{CC}$ power supply voltage must therefore be stabilized. As stabilization guidelines, the power supply voltage must be stabilized in such a way that $V_{CC}$ ripple fluctuations (peak to peak value) in the commercial frequencies (50Hz to 60Hz) fall within 10% of the standard $V_{CC}$ power supply voltage and the transient fluctuation rate becomes $0.1V/\mu s$ or less in instantaneous fluctuation for power supply switching. #### 13.11 Serial Communication There is a possibility to receive wrong data due to noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise. Consider receiving of wrong data when designing the system. For example apply a checksum and retransmit the data if an error occurs. # 13.12Mode Pin (MD) Connect the mode pin directly to Vcc or Vss pin. To prevent the device unintentionally entering test mode due to noise, lay out the printed circuit board so as to minimize the distance from the mode pin to Vcc or Vss pin and provide a low-impedance connection. - Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices. - Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0V), the power supply is provided from the pins, so that incomplete operation may result. - Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset. - The DEBUG I/F pin has only a protective diode against VSS. Hence it is only permitted to input a negative clamping current (4mA). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V. Sample recommended circuits: [5]: The maximum permitted power dissipation depends on the ambient temperature, the air flow velocity and the thermal conductance of the package on the PCB. The actual power dissipation depends on the customer application and can be calculated as follows: $P_D = P_{IO} + P_{INT}$ $P_{IO} = \Sigma (V_{OL} \times I_{OL} + V_{OH} \times I_{OH})$ (I/O load power dissipation, sum is performed on all I/O ports) $P_{INT} = V_{CC} \times (I_{CC} + I_A)$ (internal power dissipation) $I_{\text{CC}}$ is the total core current consumption into $V_{\text{CC}}$ as described in the "DC characteristics" and depends on the selected operation mode and clock frequency and the usage of functions like Flash programming. IA is the analog current consumption into AVCC. - [6]: Worst case value for a package mounted on single layer PCB at specified TA without air flow. - [7]: Write/erase to a large sector in flash memory is warranted with T<sub>A</sub> ≤ + 105°C. # **WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. # 14.3 DC Characteristics # 14.3.1 Current Rating $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | cc = AVcc = 2.7V | | Pin | Pin | | Value | | 11 | | |--------------------------------------------------|---------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|-----|-------|-----|-------------------------|-------------------------| | Parameter | Symbol | Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | | PLL Run mode with CLKS1/2 = | - | 25 | 1 | mA | T <sub>A</sub> = +25°C | | | I <sub>CCPLL</sub> | | CLKB = CLKP1/2 = 32MHz Flash 0 wait (CLKRC and CLKSC stopped) | - | - | 34 | mA | T <sub>A</sub> = +105°C | | | | | (CERRC and CERSC Stopped) | - | - | 35 | mA | T <sub>A</sub> = +125°C | | | | | Main Run mode with CLKS1/2 = CLKB = CLKP1/2 = 4MHz | - | 3.5 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCMAIN</sub> | | Flash 0 wait (CLKPLL, CLKSC and CLKRC | - | - | 7.5 | mA | T <sub>A</sub> = +105°C | | Power supply current in Run modes <sup>[1]</sup> | | stopped) | | - | 8.5 | mA | T <sub>A</sub> = +125°C | | | | | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 1.7 | - | mA | T <sub>A</sub> = +25°C | | | | I <sub>CCRCH</sub> | Vcc | 2MHz /cc Flash 0 wait (CLKMC, CLKPLL and CLKSC stopped) | - | - | 5.5 | mA | T <sub>A</sub> = +105°C | | | | | | - | - | 6.5 | mA | T <sub>A</sub> = +125°C | | | | Icercl | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 0.15 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCRCL</sub> | | 100kHz Flash 0 wait (CLKMC, CLKPLL and CLKSC | - | - | 3.2 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 4.2 | mA | T <sub>A</sub> = +125°C | | | | | Sub Run mode with CLKS1/2 = CLKB = CLKP1/2 = 32kHz Flash 0 wait (CLKMC, CLKPLL and CLKRC | - | 0.1 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSUB</sub> | | | - | - | 3 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 4 | mA | T <sub>A</sub> = +125°C | # 14.3.2 Pin Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | | | | 0V, I <sub>A</sub> = - 40°C to + | Value | | | | | | |--------------------------------|---------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|---------|-----------------------|------|-----------------------------|--| | Parameter | Symbol | Pin Name | Conditions | Min | Min Typ | | Unit | Remarks | | | | | 5 | - | V <sub>cc</sub> ×0.7 | - | V <sub>CC</sub> + 0.3 | V | CMOS Hysteresis input | | | | V <sub>IH</sub> | Port inputs<br>Pnn_m | - | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | ٧ | AUTOMOTIVE Hysteresis input | | | "H" level input | V <sub>IHX0S</sub> | X0 | External clock in "Fast Clock Input mode" | VD×0.8 | - | VD | V | VD=1.8V±0.15V | | | voltage | V <sub>IHX0AS</sub> | X0A | External clock in "Oscillation mode" | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | V | | | | | $V_{IHR}$ | RSTX | - | V <sub>CC</sub> ×0.8 | - | V <sub>CC</sub> + 0.3 | V | CMOS Hysteresis input | | | | $V_{IHM}$ | MD | - | V <sub>CC</sub> - 0.3 | - | V <sub>cc</sub> + 0.3 | V | CMOS Hysteresis input | | | | V <sub>IHD</sub> | DEBUG I/F | - | 2.0 | - | V <sub>CC</sub> + 0.3 | V | TTL Input | | | | | | - | V <sub>SS</sub> - 0.3 | _ | V <sub>cc</sub> ×0.3 | V | CMOS Hysteresis input | | | | V <sub>IL</sub> | Port inputs<br>Pnn_m | - | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.5 | V | AUTOMOTIVE Hysteresis input | | | "L" level input | V <sub>ILX0S</sub> | Х0 | External clock in<br>"Fast Clock Input<br>mode" | V <sub>SS</sub> | - | VD×0.2 | V | VD=1.8V±0.15V | | | voltage | V <sub>ILX0AS</sub> | X0A | External clock in "Oscillation mode" | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.2 | V | | | | | $V_{ILR}$ | RSTX | - | V <sub>SS</sub> - 0.3 | - | V <sub>CC</sub> ×0.2 | V | CMOS Hysteresis input | | | | V <sub>ILM</sub> | MD | - | V <sub>SS</sub> - 0.3 | - | V <sub>SS</sub> + 0.3 | V | CMOS Hysteresis input | | | | $V_{ILD}$ | DEBUG I/F | - | V <sub>SS</sub> - 0.3 | - | 0.8 | V | TTL Input | | | "H" level<br>output voltage | V <sub>OH4</sub> | 4mA type | $I_{OH} = -4mA$<br>$I_{OH} = -4mA$<br>$I_{OH} = -1.5mA$ | V <sub>cc</sub> - 0.5 | - | Vcc | V | | | | "L" level | V <sub>OL4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = +4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OL} = +1.7mA$ | | - | 0.4 | V | | | | | V <sub>OLD</sub> | DEBUG I/F | $V_{CC} = 2.7V$ $I_{OL} = +25mA$ | 0 | - | 0.25 | V | | | | Input leak<br>current | I <sub>IL</sub> | Pnn_m | $V_{SS} < V_I < V_{CC}$<br>$AV_{SS} < V_I < AV_{CC}$ ,<br>AVRH | - 1 | - | + 1 | μA | | | | Pull-up<br>resistance<br>value | R <sub>PU</sub> | Pnn_m | V <sub>CC</sub> = 5.0V ±10% | 25 | 50 | 100 | kΩ | _ | | | Input capacitance | C <sub>IN</sub> | Other than<br>C, Vcc,<br>Vss, AVcc,<br>AVss,<br>AVRH | - | - | 5 | 15 | pF | | | # 14.4.3 Built-in RC Oscillation Characteristics ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | | | Value | | | | | |-----------------------------|---------------------|-------|-----|-----|------|------------------------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Remarks | | Clock frequency | f <sub>RC</sub> | 50 | 100 | 200 | kHz | When using slow frequency of RC oscillator | | | IRC | 1 | 2 | 4 | MHz | When using fast frequency of RC oscillator | | | | | 160 | 320 | μs | When using slow frequency of RC oscillator (16 RC clock cycles) | | RC clock stabilization time | t <sub>RCSTAB</sub> | 64 | 128 | 256 | μ\$ | When using fast frequency of RC oscillator (256 RC clock cycles) | # 14.4.4 Internal Clock Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Parameter | Comple of | Va | | | | |----------------------------------------------------------------------------------|-----------------------------------------|-----|-----|------|--| | Parameter | Symbol | Min | Max | Unit | | | Internal System clock frequency (CLKS1 and CLKS2) | f <sub>CLKS1</sub> , f <sub>CLKS2</sub> | - | 54 | MHz | | | Internal CPU clock frequency (CLKB), Internal peripheral clock frequency (CLKP1) | f <sub>CLKB</sub> , f <sub>CLKP1</sub> | - | 32 | MHz | | | Internal peripheral clock frequency (CLKP2) | f <sub>CLKP2</sub> | - | 32 | MHz | | Document Number: 002-04709 Rev.\*D Page **42** of 64 # 14.4.5 Operating Conditions of PLL ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Danisation | 0 | Value | | | 1114 | Domonto | |-----------------------------------------|---------------------|-------|-----|-----|------|------------------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Remarks | | PLL oscillation stabilization wait time | t <sub>LOCK</sub> | 1 | - | 4 | ms | For CLKMC = 4MHz | | PLL input clock frequency | f <sub>PLLI</sub> | 4 | - | 8 | MHz | | | PLL oscillation clock frequency | f <sub>CLKVCO</sub> | 56 | - | 108 | MHz | Permitted VCO output frequency of PLL (CLKVCO) | | PLL phase jitter | t <sub>PSKEW</sub> | -5 | - | +5 | ns | For CLKMC (PLL input clock) ≥ 4MHz | # 14.4.6 Reset Input ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Parameter | Symbol | Pin Name | Va | Unit | | | |-------------------------------|-------------------|-------------|-----|------|------|--| | Parameter | Symbol | Pili Naille | Min | Max | Onit | | | Reset input time | | RSTX | 10 | - | μs | | | Rejection of reset input time | <sup>I</sup> RSTL | KOIA | 1 | - | μs | | # 14.4.8 USART Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C, C_L = 50pF)$ | Parameter | Symbol | Pin name | Conditions | 4.5V ≤ Vcc <5.5V | | 2.7V ≤ V <sub>CC</sub> <4.5V | | Uni | |--------------------------------------------------|--------------------|---------------|---------------------------------|---------------------------|--------------------------|-------------------------------|--------------------------|-----| | Farameter | | | | Min | Max | Min | Max | t | | Serial clock cycle time | t <sub>SCYC</sub> | SCKn | Internal<br>shift clock<br>mode | 4t <sub>CLKP1</sub> | - | 4t <sub>CLKP1</sub> | - | ns | | SCK ↓ →SOT delay time | t <sub>SLOVI</sub> | SCKn,<br>SOTn | | - 20 | + 20 | - 30 | + 30 | ns | | SOT → SCK ↑ delay time | t <sub>ovshi</sub> | SCKn,<br>SOTn | | N×tclkp1-<br>20* | - | N×t <sub>CLKP1</sub> -30* | - | ns | | SIN → SCK ↑ setup time | t <sub>IVSHI</sub> | SCKn,<br>SINn | | t <sub>CLKP1</sub> + 45 | - | tclkp1<br>+ 55 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXI</sub> | SCKn,<br>SINn | | 0 | - | 0 | - | ns | | Serial clock "L" pulse width | t <sub>SLSH</sub> | SCKn | External<br>shift clock<br>mode | tclkp1+ 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | Serial clock "H" pulse width | t <sub>SHSL</sub> | SCKn | | t <sub>CLKP1</sub> + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | $SCK \downarrow \rightarrow SOT$ delay time | t <sub>SLOVE</sub> | SCKn,<br>SOTn | | - | 2t <sub>CLKP1</sub> + 45 | - | 2t <sub>CLKP1</sub> + 55 | ns | | SIN → SCK ↑ setup time | t <sub>IVSHE</sub> | SCKn,<br>SINn | | t <sub>CLKP1</sub> /2+ 10 | - | t <sub>CLKP1</sub> /2<br>+ 10 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXE</sub> | SCKn,<br>SINn | | tclkp1+ 10 | - | t <sub>CLKP1</sub> + 10 | - | ns | | SCK fall time | t <sub>F</sub> | SCKn | | - | 20 | - | 20 | ns | | SCK rise time | t <sub>R</sub> | SCKn | | - | 20 | - | 20 | ns | #### Notes: - AC characteristic in CLK synchronized mode - C<sub>L</sub> is he load capacity value of pins when testing. - Depending on the used machine clock frequency, the maximum possible baud rate can be limited by some parameters. These parameters are shown in "CY96600 series HARDWARE MANUAL". - t<sub>CLKP1</sub> indicates the peripheral clock 1 (CLKP1), Unit: ns These characteristics only guarantee the same relocate port number. For example, the combination of SCKn and SOTn\_R is not guaranteed. - \*: Parameter N depends on tscyc and can be calculated as follows: - If $t_{SCYC} = 2 \times k \times t_{CLKP1}$ , then N = k, where k is an integer > 2 - If $t_{SCYC} = (2 \times k + 1) \times t_{CLKP1}$ , then N = k + 1, where k is an integer > 1 Examples: | tscyc | N | |----------------------|---| | 4 xtclkp1 | 2 | | 5 xtclkp1, 6 xtclkp1 | 3 | | 7 xtclkp1, 8 xtclkp1 | 4 | Document Number: 002-04709 Rev.\*D Page **45** of 64 $V_{OT}$ (Ideal value) = $AV_{SS} + 0.5LSB[V]$ V<sub>FST</sub> (Ideal value) = AVRH - 1.5LSB[V] | Page | Section | Change Results | |-------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ■ELECTRICAL CHARACTERISTICS | Changed the Note | | 52 | 7. Flash Memory Write/Erase Characteristics | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing, be sure to turn the power off by using an external voltage detector. | | | | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. | | | ■ORDERING INFORMATION | Deleted the Part number | | | | MCU with CAN controller | | | | MB96F612RBPMC-GTE2 | | | | MB96F613RBPMC-GTE2 | | 56 | | MB96F615RBPMC-GTE2 | | | | MCU without CAN controller | | | | MB96F612ABPMC-GTE2 | | | | MB96F613ABPMC-GTE2 | | | | MB96F615ABPMC-GTE2 | | Revision 3. | 1 | | | - | - | Company name and layout design change | | Rev.*B | | | | | 1. Product Lineup | | | 6, 8, 58, | 3. Pin Assignment | Package description modified to JEDEC description. | | 59 | 16. Ordering Information | FPT-48P-M26 → LQA048 | | | 17. Package Dimension | | | | | Added the following part number. | | | | MB96F612RBPMC-GS-UJE1, | | | | MB96F612RBPMC-GS-UJE2, | | | | MB96F613RBPMC-GS-UJE1, | | | | MB96F613RBPMC-GS-UJE2, | | 58 | | MB96F615RBPMC-GS-UJE1, | | | 16. Ordering Information | MB96F615RBPMC-GS-UJE2, | | | | MB96F612ABPMC-GS-UJE1, | | | | MB96F612ABPMC-GS-UJE2 | | | | MB96F613ABPMC-GS-UJE1, | | | | MB96F613ABPMC-GS-UJE2 | | | | MB96F615ABPMC-GS-UJE1, | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*C | | | | 58 | 16. Ordering Information | Deleted the Part number | | | | MCU without CAN controller | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*D | | | | - | Marketing Part Numbers changed from an MB pr | refix to a CY prefix. |