Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-16FX | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SCI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 52 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 21x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb96f622abpmc1-gse2 | | | | - LIN functionality working either as master or slave LIN device - Extended support for LIN-Protocol to reduce interrupt load #### A/D Converter - SAR-type - 8/10-bit resolution - Signals interrupt on conversion end, single conversion mode, continuous conversion mode, stop conversion mode, activation by software, external trigger, reload timers and PPGs - Range Comparator Function ### **Source Clock Timers** ■ Three independent clock timers (23-bit RC clock timer, 23-bit Main clock timer, 17-bit Sub clock timer) ## **Hardware Watchdog Timer** - Hardware watchdog timer is active after reset - Window function of Watchdog Timer is used to select the lower window limit of the watchdog interval #### Reload Timers - 16-bit wide - Prescaler with 1/2¹, 1/2², 1/2³, 1/2⁴, 1/2⁵, 1/2⁶ of peripheral clock frequency - Event count function #### Free-Running Timers - Signals an interrupt on overflow, supports timer clear upon match with Output Compare (0, 4) - Prescaler with 1, 1/2<sup>1</sup>, 1/2<sup>2</sup>, 1/2<sup>3</sup>, 1/2<sup>4</sup>, 1/2<sup>5</sup>, 1/2<sup>6</sup>, 1/2<sup>7</sup>, 1/2<sup>8</sup> of peripheral clock frequency ### **Input Capture Units** - 16-bit wide - Signals an interrupt upon external event - Rising edge, Falling edge or Both (rising & falling) edges sensitive #### **Output Compare Units** - 16-bit wide - Signals an interrupt when a match with Free-running Timer occurs - A pair of compare registers can be used to generate an output signal ## **Programmable Pulse Generator** - 16-bit down counter, cycle and duty setting registers - Can be used as 2 ×8-bit PPG - Interrupt at trigger, counter borrow and/or duty match - PWM operation and one-shot operation - Internal prescaler allows 1, 1/4, 1/16, 1/64 of peripheral clock as counter clock or of selected Reload timer underflow as clock input - Can be triggered by software or reload timer - Can trigger ADC conversion - Timing point capture ### **Quadrature Position/Revolution Counter (QPRC)** - Up/down count mode, Phase difference count mode, Count mode with direction - 16-bit position counter - 16-bit revolution counter - Two 16-bit compare registers with interrupt - Detection edge of the three external event input pins AIN, BIN and ZIN is configurable ## **Real Time Clock** - Operational on main oscillation (4MHz), sub oscillation (32kHz) or RC oscillation (100kHz/2MHz) - Capable to correct oscillation deviation of Sub clock or RC oscillator clock (clock calibration) - Read/write accessible second/minute/hour registers - Can signal interrupts every half second/second/minute/hour/day - Internal clock divider and prescaler provide exact 1s clock ### **External Interrupts** - Edge or Level sensitive - Interrupt mask bit per channel - Each available CAN channel RX has an external interrupt for wake-up - Selected USART channels SIN have an external interrupt for wake-up ### Non Maskable Interrupt - Disabled after reset, can be enabled by Boot-ROM depending on ROM configuration block - Once enabled, can not be disabled other than by reset - High or Low level sensitive - Pin shared with external interrupt 0 #### I/O Ports - Most of the external pins can be used as general purpose I/O - All push-pull outputs - Bit-wise programmable as input/output or peripheral signal - Bit-wise programmable input enable - One input level per GPIO-pin (either Automotive or CMOS hysteresis) - Bit-wise programmable pull-up resistor ## **Contents** | Feat | tures | 1 | |-------|-----------------------------------------------------|----| | 1. | Product Lineup | 6 | | 2. | Block Diagram | 7 | | 3. | Pin Assignment | 8 | | 4. | Pin Description | 9 | | 5. | Pin Circuit Type | 11 | | 6. | I/O Circuit Type | 13 | | 7. | Memory Map | 18 | | 8. | RAMstart Addresses | 19 | | 9. | User ROM Memory Map for Flash Devices | 20 | | 10. | Serial Programming Communication Interface | | | 11. | Interrupt Vector Table | | | 12. | Handling Precautions | 26 | | 12.1 | | | | 12.2 | 3 | | | 12.3 | | | | 13. | Handling Devices | 30 | | 13.1 | | | | 13.2 | | | | 13.3 | | | | | .1 Single Phase External Clock for Main Oscillator | | | | .2 Single Phase External Clock for Sub Oscillator | | | 13.3. | .3 Opposite Phase External Clock | | | 13.4 | | | | 13.5 | | | | 13.6 | - 7 | | | 13.7 | 3 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 13.8 | | | | 13.9 | | | | 13.10 | | | | 13.1 | | | | | 2 Mode Pin (MD) | | | | Electrical Characteristics | | | 14.1 | 9 | | | 14.2 | 3 | | | 14.3 | | | | | .1 Current Rating | | | 14.3. | .2 Pin Characteristics | | | 14.4 | | | | | .1 Main Clock Input Characteristics | | | | .2 Sub Clock Input Characteristics | | | | .3 Built-in RC Oscillation Characteristics | | | | .4 Internal Clock Timing | | | | .5 Operating Conditions of PLL | | | | .6 Reset Input | | | | .7 Power-on Reset Timing | | | | .8 USART Timing | | | | .9 External Input Timing | | | 14.5 | | | | 14.5. | .1 Electrical Characteristics for the A/D Converter | 48 | # CY96610 Series | 14.5. | .2 Accuracy and Setting of the A/D Converter Sampling Time | 49 | |-------|------------------------------------------------------------|----| | | .3 Definition of A/D Converter Terms | | | 14.6 | Low Voltage Detection Function Characteristics | 52 | | 14.7 | Flash Memory Write/Erase Characteristics | 54 | | | Example Characteristics | | | | Ordering Information | | | | Package Dimension | | | | Major Changes | | | | ument History | | | | s, Solutions, and Legal Information | | ## 3. Pin Assignment # 5. Pin Circuit Type | Pin No. | I/O Circuit Type* | Pin Name | |---------|-------------------|----------------------------------| | 1 | Supply | AVss | | 2 | G | AVRH | | 3 | К | P06_3 / AN3 / PPG3 | | 4 | К | P06_4 / AN4 / PPG4 | | 5 | К | P06_6 / AN6 / PPG6 | | 6 | К | P06_7 / AN7 / PPG7 | | 7 | I | P05_0 / AN8 / SIN2 / INT3_R1 | | 8 | К | P05_1 / AN9 / SOT2 | | 9 | I | P05_2 / AN10 / SCK2 | | 10 | К | P05_4 / AN12 / TOT3 / INT2_R | | 11 | К | P05_6 / AN14 / INT4_R | | 12 | К | P07_0 / AN16 / INT0 / NMI | | 13 | В | P04_0 / X0A | | 14 | В | P04_1 / X1A | | 15 | С | MD | | 16 | Н | P17_0 | | 17 | 0 | DEBUG I/F | | 18 | M | P00_0 / INT8 / SCK7_R / PPG0_B | | 19 | Н | P00_1 / INT9 / SOT7_R / PPG1_B | | 20 | M | P00_2 / INT10 / SIN7_R | | 21 | Н | P00_4 / INT12 / SOT8_R / PPG12_B | | 22 | M | P00_5 / INT13 / SIN8_R / PPG14_B | | 23 | M | P00_3 / INT11 / SCK8_R / PPG3_B | | 24 | Н | P01_0 / TIN1 / CKOT1 / OUT0_R | | 25 | Н | P01_1 / TOT1 / CKOTX1 / OUT1_R | | 26 | Н | P01_4 / PPG4_B | | 27 | M | P01_5 / SIN2_R / INT7_R | | 28 | Н | P01_6 / SOT2_R / PPG6_B | | 29 | M | P01_7 / SCK2_R / PPG7_B | | 30 | Н | P02_0 / PPG12 / CKOT1_R | | 31 | Н | P02_2 / ZIN0 / PPG14 / CKOT0_R | | 32 | Н | P02_4 / AIN0 / IN0 / TTG0 | ## 8. RAMstart Addresses | Devices | Bank 0<br>RAM Size | RAMSTART0 | |--------------------|--------------------|----------------------| | CY96F612 | 4KB | 00:7200 <sub>H</sub> | | CY96F613, CY96F615 | 10KB | 00:5A00 <sub>н</sub> | Page 28 of 64 #### ■ Surface Mount Type Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges. You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions. ## ■ Lead-Free Packaging #### **CAUTION:** When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use. #### ■ Storage of Semiconductor Devices Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following: - 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight. - 2. Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C.When you open Dry Package that recommends humidity 40% to 70% relative humidity. - 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage. - 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust. #### Baking Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking. Condition: 125°C/24 h #### ■ Static Electricity Because semiconductor devices are particularly susceptible to damage by static electricity, you must take the following precautions: - 1. Maintain relative humidity in the working environment between 40% and 70%. Use of an apparatus for ion generation may be needed to remove electricity. - 2. Electrically ground all conveyors, solder vessels, soldering irons and peripheral equipment. - Eliminate static body electricity by the use of rings or bracelets connected to ground through high resistance (on the level of 1 MΩ). Wearing of conductive clothing and shoes, use of conductive floor mats and other measures to minimize shock loads is recommended. - 4. Ground all fixtures and instruments, or protect with anti-static measures. - 5. Avoid the use of styro foam or other highly static-prone materials for storage of completed board assemblies. ## 13. Handling Devices ## **Special Care is Required for the Following when Handling the Device:** - Latch-up prevention - Unused pins handling - External clock usage - Notes on PLL clock mode operation - Power supply pins (Vcc/Vss) - Crystal oscillator and ceramic resonator circuit - Turn on sequence of power supply to A/D converter and analog inputs - Pin handling when not using the A/D converter - Notes on Power-on - Stabilization of power supply voltage - Serial communication - Mode Pin (MD) ## 13.1 Latch-Up Prevention CMOS IC chips may suffer latch-up under the following conditions: - A voltage higher than V<sub>CC</sub> or lower than V<sub>SS</sub> is applied to an input or output pin. - A voltage higher than the rated voltage is applied between Vcc pins and Vss pins. - The AV<sub>CC</sub> power supply is applied before the V<sub>CC</sub> voltage. Latch-up may increase the power supply current dramatically, causing thermal damages to the device. For the same reason, extra care is required to not let the analog power-supply voltage (AV<sub>CC</sub>, AVRH) exceed the digital power-supply voltage. ### 13.2 Unused Pins Handling Unused input pins can be left open when the input is disabled (corresponding bit of Port Input Enable register PIER = 0). Leaving unused input pins open when the input is enabled may result in misbehavior and possible permanent damage of the device. To prevent latch-up, they must therefore be pulled up or pulled down through resistors which should be more than $2k\Omega$ . Unused bidirectional pins can be set either to the output state and be then left open, or to the input state with either input disabled or external pull-up/pull-down resistor as described above. ### 13.3 External Clock Usage The permitted frequency range of an external clock depends on the oscillator type and configuration. See ## 13.7 Turn on Sequence of Power Supply to A/D Converter and Analog Inputs It is required to turn the A/D converter power supply (AV<sub>CC</sub>, AVRH) and analog inputs (ANn) on after turning the digital power supply (V<sub>CC</sub>) on. It is also required to turn the digital power off after turning the A/D converter supply and analog inputs off. In this case, AVRH must not exceed $AV_{CC}$ Input voltage for ports shared with analog input ports also must not exceed $AV_{CC}$ (turning the analog and digital power supplies simultaneously on or off is acceptable) ### 13.8 Pin Handling when Not Using the A/D Converter If the A/D converter is not used, the power supply pins for A/D converter should be connected such as $AV_{CC} = V_{CC} AV_{SS} = AVRH = V_{SS}$ . ### 13.9 Notes on Power-on To prevent malfunction of the internal voltage regulator, supply voltage profile while turning the power supply on should be slower than $50\mu s$ from 0.2V to 2.7V. ### 13.10Stabilization of Power Supply Voltage If the power supply voltage varies acutely even within the operation safety range of the $V_{CC}$ power supply voltage, a malfunction may occur. The $V_{CC}$ power supply voltage must therefore be stabilized. As stabilization guidelines, the power supply voltage must be stabilized in such a way that $V_{CC}$ ripple fluctuations (peak to peak value) in the commercial frequencies (50Hz to 60Hz) fall within 10% of the standard $V_{CC}$ power supply voltage and the transient fluctuation rate becomes $0.1V/\mu s$ or less in instantaneous fluctuation for power supply switching. #### 13.11 Serial Communication There is a possibility to receive wrong data due to noise or other causes on the serial communication. Therefore, design a printed circuit board so as to avoid noise. Consider receiving of wrong data when designing the system. For example apply a checksum and retransmit the data if an error occurs. ## 13.12Mode Pin (MD) Connect the mode pin directly to Vcc or Vss pin. To prevent the device unintentionally entering test mode due to noise, lay out the printed circuit board so as to minimize the distance from the mode pin to Vcc or Vss pin and provide a low-impedance connection. - Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the VCC pin, and this may affect other devices. - Note that if a +B signal is input when the microcontroller power supply is off (not fixed at 0V), the power supply is provided from the pins, so that incomplete operation may result. - Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset. - The DEBUG I/F pin has only a protective diode against VSS. Hence it is only permitted to input a negative clamping current (4mA). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V. Sample recommended circuits: [5]: The maximum permitted power dissipation depends on the ambient temperature, the air flow velocity and the thermal conductance of the package on the PCB. The actual power dissipation depends on the customer application and can be calculated as follows: $P_D = P_{IO} + P_{INT}$ $P_{IO} = \Sigma (V_{OL} \times I_{OL} + V_{OH} \times I_{OH})$ (I/O load power dissipation, sum is performed on all I/O ports) $P_{INT} = V_{CC} \times (I_{CC} + I_A)$ (internal power dissipation) $I_{\text{CC}}$ is the total core current consumption into $V_{\text{CC}}$ as described in the "DC characteristics" and depends on the selected operation mode and clock frequency and the usage of functions like Flash programming. IA is the analog current consumption into AVCC. - [6]: Worst case value for a package mounted on single layer PCB at specified TA without air flow. - [7]: Write/erase to a large sector in flash memory is warranted with T<sub>A</sub> ≤ + 105°C. ## **WARNING:** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ## 14.3 DC Characteristics ## 14.3.1 Current Rating $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | cc = AVcc = 2.7V | | Pin | Conditions | | | | | | |--------------------------------------------------|------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|------|-----|-----|-------------------------|-------------------------| | Parameter | Symbol | Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | | PLL Run mode with CLKS1/2 = | - | 25 | 1 | mA | T <sub>A</sub> = +25°C | | | I <sub>CCPLL</sub> | | CLKB = CLKP1/2 = 32MHz Flash 0 wait (CLKRC and CLKSC stopped) | - | - | 34 | mA | T <sub>A</sub> = +105°C | | | | | (CERRC and CERSC Stopped) | - | - | 35 | mA | T <sub>A</sub> = +125°C | | | | | Main Run mode with CLKS1/2 = CLKB = CLKP1/2 = 4MHz | - | 3.5 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCMAIN</sub> | | Flash 0 wait (CLKPLL, CLKSC and CLKRC | - | - | 7.5 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 8.5 | mA | T <sub>A</sub> = +125°C | | Power supply current in Run modes <sup>[1]</sup> | I <sub>CCRCH</sub> Vcc | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 1.7 | - | mA | T <sub>A</sub> = +25°C | | | | | Vcc | c Flash 0 wait (CLKMC, CLKPLL and CLKSC | - | - | 5.5 | mA | T <sub>A</sub> = +105°C | | | | stopped) | - | - | 6.5 | mA | T <sub>A</sub> = +125°C | | | | | RC Run mode with CLKS1/2 = CLKB = CLKP1/2 = CLKRC = | - | 0.15 | - | mA | T <sub>A</sub> = +25°C | | | | I <sub>CCRCL</sub> | | 100kHz Flash 0 wait (CLKMC, CLKPLL and CLKSC | - | - | 3.2 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | - | - | 4.2 | mA | T <sub>A</sub> = +125°C | | | | | Sub Run mode with CLKS1/2 = CLKB = CLKP1/2 = 32kHz Flash 0 wait (CLKMC, CLKPLL and CLKRC | - | 0.1 | - | mA | T <sub>A</sub> = +25°C | | | I <sub>CCSUB</sub> | | | - | - | 3 | mA | T <sub>A</sub> = +105°C | | | | | stopped) | | - | 4 | mA | T <sub>A</sub> = +125°C | Page 38 of 64 | | | Pin | | | Value | | | Domestic | | |----------------------------------------------------|------------------------|------|-----------------------------------------------------------------------|-----|-------|------|------|-------------------------|--| | Parameter | Symbol | Name | Conditions | Min | Тур | Max | Unit | Remarks | | | | | | | - | 1800 | 2245 | μΑ | T <sub>A</sub> = +25°C | | | | I <sub>CCTPLL</sub> | | PLL Timer mode with CLKPLL = 32MHz (CLKRC and CLKSC stopped) | - | - | 3165 | μΑ | T <sub>A</sub> = +105°C | | | | | | S.Oppou) | - | - | 3975 | μΑ | T <sub>A</sub> = +125°C | | | | | | Main Timer mode with CLKMC = 4MHz, | - | 285 | 325 | μΑ | T <sub>A</sub> = +25°C | | | | I <sub>CCTMAIN</sub> | | SMCR:LPMSS = 0 | - | - | 1085 | μΑ | T <sub>A</sub> = +105°C | | | | | | (CLKPLL, CLKRC and CLKSC stopped) | - | = | 1930 | μΑ | T <sub>A</sub> = +125°C | | | | | | RC Timer mode with | - | 160 | 210 | μΑ | T <sub>A</sub> = +25°C | | | Power supply current in Timer modes <sup>[2]</sup> | I <sub>CCTRCH</sub> | Vcc | CLKRC = 2MHz,<br>SMCR:LPMSS = 0 (CLKPLL, | - | - | 1025 | μΑ | T <sub>A</sub> = +105°C | | | Timer modes | | | CLKMC and CLKSC stopped) | - | - | 1840 | μA | T <sub>A</sub> = +125°C | | | | I <sub>CCTRCL</sub> | | RC Timer mode with CLKRC = 100kHz (CLKPLL, CLKMC and CLKSC stopped) | - | 35 | 75 | μA | T <sub>A</sub> = +25°C | | | | | | | - | - | 855 | μA | T <sub>A</sub> = +105°C | | | | | | | - | - | 1640 | μA | T <sub>A</sub> = +125°C | | | | Ісстѕив | | Sub Timer mode with CLKSC = 32kHz (CLKMC, CLKPLL and CLKRC stopped) | - | 25 | 65 | μΑ | T <sub>A</sub> = +25°C | | | | | | | - | - | 830 | μΑ | T <sub>A</sub> = +105°C | | | | | | | - | - | 1620 | μΑ | T <sub>A</sub> = +125°C | | | Power supply | | | | - | 20 | 55 | μΑ | T <sub>A</sub> = +25°C | | | current in Stop | I <sub>CCH</sub> | | - | - | - | 825 | μΑ | T <sub>A</sub> = +105°C | | | mode <sup>[3]</sup> | | | | - | - | 1615 | μΑ | T <sub>A</sub> = +125°C | | | Flash Power<br>Down current | I <sub>CCFLASHPD</sub> | | - | - | 36 | 70 | μΑ | | | | Power supply current | | Vcc | | - | 5 | - | μΑ | T <sub>A</sub> = +25°C | | | for active Low Voltage detector <sup>[4]</sup> | I <sub>CCLVD</sub> | | Low voltage detector enabled | - | - | 12.5 | μΑ | T <sub>A</sub> = +125°C | | | Flash Write/ | | 1 | | - | 12.5 | - | mA | T <sub>A</sub> = +25°C | | | Erase current <sup>[5]</sup> | ICCFLASH | | - | - | - | 20 | mA | T <sub>A</sub> = +125°C | | <sup>[1]:</sup> The power supply current is measured with a 4MHz external clock connected to the Main oscillator and a 32kHz external clock connected to the Sub oscillator. See chapter "Standby mode and voltage regulator control circuit" of the Hardware Manual for further details about voltage regulator control. Current for "On Chip Debugger" part is not included. Power supply current in Run mode does not include Flash Write / Erase current. [2]: The power supply current in Timer mode is the value when Flash is in Power-down / reset mode. When Flash is not in Power-down / reset mode, ICCFLASHPD must be added to the Power supply current. The power supply current is measured with a 4MHz external clock connected to the Main oscillator and a 32kHz external clock connected to the Sub oscillator. The current for "On Chip Debugger" part is not included. [3]: The power supply current in Stop mode is the value when Flash is in Power-down / reset mode. When Flash is not in Power-down / reset mode, ICCFLASHPD must be added to the Power supply current. - [4]: When low voltage detector is enabled, I<sub>CCLVD</sub> must be added to Power supply current. - [5]: When Flash Write / Erase program is executed, IccFLASH must be added to Power supply current. ## 14.4.5 Operating Conditions of PLL ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Danisation | | | Value | | 1114 | Remarks | | |-----------------------------------------|---------------------|-----|-------|-----|------|------------------------------------------------|--| | Parameter | Symbol | Min | Тур | Max | Unit | | | | PLL oscillation stabilization wait time | t <sub>LOCK</sub> | 1 | - | 4 | ms | For CLKMC = 4MHz | | | PLL input clock frequency | f <sub>PLLI</sub> | 4 | - | 8 | MHz | | | | PLL oscillation clock frequency | f <sub>CLKVCO</sub> | 56 | - | 108 | MHz | Permitted VCO output frequency of PLL (CLKVCO) | | | PLL phase jitter | t <sub>PSKEW</sub> | -5 | - | +5 | ns | For CLKMC (PLL input clock) ≥ 4MHz | | ## 14.4.6 Reset Input ( $V_{CC} = AV_{CC} = 2.7V$ to 5.5V, $V_{SS} = AV_{SS} = 0V$ , $T_A = -40$ °C to + 125°C) | Parameter | Symbol | Pin Name | Va | Unit | | | |-------------------------------|-------------------|-------------|-----|------|------|--| | Parameter | Symbol | Pili Naille | Min | Max | Onit | | | Reset input time | | RSTX | 10 | - | μs | | | Rejection of reset input time | <sup>I</sup> RSTL | KOIA | 1 | - | μs | | ## 14.4.7 Power-on Reset Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | | Combal Bin Name | | | 11-24 | | | |--------------------|------------------|----------|------|-------|-----|------| | Parameter | Symbol | Pin Name | Min | Тур | Max | Unit | | Power on rise time | t <sub>R</sub> | Vcc | 0.05 | - | 30 | ms | | Power off time | t <sub>OFF</sub> | Vcc | 1 | - | - | ms | Page 48 of 64 ## 14.5 A/D Converter ## 14.5.1 Electrical Characteristics for the A/D Converter $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | B | 0 | Dir Nama | | Value | | 1114 | Domonico | | |-----------------------------------------------|------------------|------------------|------------------------|------------------------------|------------------|------|-------------------------------------------------------------------|--| | Parameter | Symbol | Pin Name | Min | Тур | Max | Unit | Remarks | | | Resolution | - | - | - | - | 10 | bit | | | | Total error | - | - | - 3.0 | - | + 3.0 | LSB | | | | Nonlinearity error | - | - | - 2.5 | - | + 2.5 | LSB | | | | Differential<br>Nonlinearity error | - | - | - 1.9 | - | + 1.9 | LSB | | | | Zero transition voltage | V <sub>OT</sub> | ANn | Тур - 20 | AV <sub>SS</sub> +<br>0.5LSB | Typ + 20 | mV | | | | Full scale transition voltage | V <sub>FST</sub> | ANn | Тур - 20 | AVRH-<br>1.5LSB | Typ + 20 | mV | | | | Commons times* | | | 1.0 | - | 5.0 | μs | 4.5V ≤ AV <sub>CC</sub> ≤ 5.5V | | | Compare time* | - | - | 2.2 | - | 8.0 | μs | 2.7V ≤ AV <sub>CC</sub> <4.5V | | | On and Providence* | - | - | 0.5 | - | - | μs | 4.5V ≤ AV <sub>CC</sub> ≤ 5.5V | | | Sampling time* | | | 1.2 | - | - | μs | 2.7V ≤ AV <sub>CC</sub> <4.5V | | | | I <sub>A</sub> | | - | 2.0 | 3.1 | mA | A/D Converter active | | | Power supply current | I <sub>AH</sub> | AV <sub>CC</sub> | - | - | 3.3 | μA | A/D Converter not operated | | | Reference power supply current | I <sub>R</sub> | AVRH | - | 520 | 810 | μA | A/D Converter active | | | (between AVRH and AV <sub>SS</sub> ) | I <sub>RH</sub> | AVKII | - | - | 1.0 | μA | A/D Converter not operated | | | Analog input capacity | C <sub>VIN</sub> | ANn | - | - | 15.6 | pF | | | | Analog impodonos | В | ANn | - | - | 2050 | Ω | $4.5V \le AV_{CC} \le 5.5V$ | | | Analog impedance | R <sub>VIN</sub> | ANII | - | - | 3600 | Ω | 2.7V ≤ AV <sub>CC</sub> < 4.5V | | | Analog port input current (during conversion) | I <sub>AIN</sub> | ANn | - 0.3 | - | + 0.3 | Ω | AV <sub>SS</sub> <v<sub>AIN <av<sub>CC,<br/>AVRH</av<sub></v<sub> | | | Analog input voltage | V <sub>AIN</sub> | ANn | AV <sub>SS</sub> | - | AVRH | V | | | | Reference voltage range | - | AVRH | AV <sub>CC</sub> - 0.1 | - | AV <sub>CC</sub> | V | | | | Variation between channels | - | ANn | - | - | 4.0 | LSB | | | <sup>\*:</sup> Time for each channel. ## 14.7 Flash Memory Write/Erase Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Borometer | | Conditions | Value | | | Unit | Domonto | | |---------------------|-----------------|------------|-------|------|-------|------|----------------------------------------------|--| | Paran | Parameter | | Min | Тур | Max | Unit | Remarks | | | | Large Sector | Ta≤+105°C | - | 1.6 | 7.5 | s | | | | Sector erase time | Small Sector | - | - | 0.4 | 2.1 | s | Includes write time prior to internal erase. | | | | Security Sector | - | - | 0.31 | 1.65 | s | | | | Word (16-bit) write | Large Sector | Ta≤+105°C | - | 25 | 400 | μs | Not including system-level | | | time | Small Sector | - | - | 25 | 400 | μs | overheadtime. | | | Chip erase time | | Ta≤+ 105°C | - | 5.11 | 25.05 | s | Includes write time prior to internal erase. | | #### Note: While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. To put it concrete, change the external power in the range of change ration of power supply voltage (-0.004V/ $\mu$ s to +0.004V/ $\mu$ s) after the external power falls below the detection voltage (V<sub>DLX</sub>)\*1. Write/Erase cycles and data hold time | Write/Erase Cycles<br>(Cycle) | Data Hold Time<br>(Year) | |-------------------------------|--------------------------| | 1,000 | 20 [2] | | 10,000 | 10 [2] | | 100,000 | 5 [2] | <sup>[1]:</sup>See "14.6 Low Voltage Detection Function Characteristics". [2]:This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at + 85°c). Document Number: 002-04709 Rev.\*D Page **54** of 64 ## **Used Setting** | Mode | Selected Source<br>Clock | Clock/Regulator and FLASH Settings | |------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Run mode | PLL | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 32MHz | | | Main osc. | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 4MHz | | | RC clock fast | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 2MHz | | | RC clock slow | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 100kHz | | | Sub osc. | CLKS1 = CLKS2 = CLKB = CLKP1 = CLKP2 = 32kHz | | Sleep mode | PLL | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 32MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | Main osc. | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 4MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | RC clock fast | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 2MHz Regulator in High Power Mode, (CLKB is stopped in this mode) | | | RC clock slow | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 100kHz Regulator in Low Power Mode, (CLKB is stopped in this mode) | | | Sub osc. | CLKS1 = CLKS2 = CLKP1 = CLKP2 = 32kHz Regulator in Low Power Mode, (CLKB is stopped in this mode) | | Timer mode | PLL | CLKMC = 4MHz, CLKPLL = 32MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | Main osc. | CLKMC = 4MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | RC clock fast | CLKMC = 2MHz (System clocks are stopped in this mode) Regulator in High Power Mode, FLASH in Power-down / reset mode | | | RC clock slow | CLKMC = 100kHz (System clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | | | Sub osc. | CLKMC = 32 kHz (System clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | | Stop mode | stopped | (All clocks are stopped in this mode) Regulator in Low Power Mode, FLASH in Power-down / reset mode | | Page | Section | Change Results | |-------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ■ELECTRICAL CHARACTERISTICS | Changed the Note | | 52 | 7. Flash Memory Write/Erase Characteristics | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing, be sure to turn the power off by using an external voltage detector. | | | | While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. | | | ■ORDERING INFORMATION | Deleted the Part number | | | | MCU with CAN controller | | | | MB96F612RBPMC-GTE2 | | | | MB96F613RBPMC-GTE2 | | 56 | | MB96F615RBPMC-GTE2 | | | | MCU without CAN controller | | | | MB96F612ABPMC-GTE2 | | | | MB96F613ABPMC-GTE2 | | | | MB96F615ABPMC-GTE2 | | Revision 3. | 1 | | | - | - | Company name and layout design change | | Rev.*B | | | | | 1. Product Lineup | | | 6, 8, 58, | 3. Pin Assignment | Package description modified to JEDEC description. | | 59 | 16. Ordering Information | FPT-48P-M26 → LQA048 | | | 17. Package Dimension | | | | | Added the following part number. | | | | MB96F612RBPMC-GS-UJE1, | | | | MB96F612RBPMC-GS-UJE2, | | | | MB96F613RBPMC-GS-UJE1, | | | | MB96F613RBPMC-GS-UJE2, | | | | MB96F615RBPMC-GS-UJE1, | | 58 | 16. Ordering Information | MB96F615RBPMC-GS-UJE2, | | | | MB96F612ABPMC-GS-UJE1, | | | | MB96F612ABPMC-GS-UJE2 | | | | MB96F613ABPMC-GS-UJE1, | | | | MB96F613ABPMC-GS-UJE2 | | | | MB96F615ABPMC-GS-UJE1, | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*C | | | | 58 | 16. Ordering Information | Deleted the Part number | | | | MCU without CAN controller | | | | MB96F615ABPMC-GS-UJE2 | | Rev.*D | | | | - | Marketing Part Numbers changed from an MB pr | refix to a CY prefix. | # **Document History** Document Title: CY96610 Series, F<sup>2</sup>MC, 16FX, 16-bit Proprietary Microcontroller Document Number: 002-04709 | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | | KSUN | 01/31/2014 | Migrated to Cypress and assigned document number 002-04709. No change to document contents or format. | | *A | 5146534 | KSUN | 02/29/2016 | Updated to Cypress template | | *B | 5735123 | KUME | 05/15/2017 | Updated the Ordering Information and the Package Dimension For details, please see 18. Major Changes. | | *C | 5809040 | MIYH | 07/11/2017 | Updated the Ordering Information For details, please see 18. Major Changes. | | *D | 5978072 | MIYH | 11/30/2017 | Revised the following items: Marketing Part Numbers changed from an MB prefix to a CY prefix. 16. Ordering Information For details, please see 18. Major Changes. | Document Number: 002-04709 Rev.\*D Page **63** of 64