



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 135840                                                     |
| Number of Logic Elements/Cells | 360000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 360                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 780-BBGA, FCBGA                                            |
| Supplier Device Package        | 780-HBGA (33x33)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgsmd4e3h29i3n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 2 Electrical Characteristics

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2)

| Transceiver Speed        | Core Speed Grade |         |     |     |         |         |                    |     |
|--------------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|
| Grade                    | C1               | C2, C2L | C3  | C4  | 12, 12L | 13, 13L | I3YY               | 14  |
| 3<br>GX channel—8.5 Gbps | _                | Yes     | Yes | Yes | _       | Yes     | Yes <sup>(4)</sup> | Yes |

#### Notes to Table 1:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.
- (3) C2L, I2L, and I3L speed grades are for low-power devices.
- (4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices.

Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2)

| Transacius Snood Crada                             | Core Speed Grade |     |     |     |  |  |
|----------------------------------------------------|------------------|-----|-----|-----|--|--|
| Transceiver Speed Grade                            | C1               | C2  | 12  | 13  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes              | Yes | _   | _   |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes              | Yes | Yes | Yes |  |  |

#### Notes to Table 2:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2)

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Page 4 Electrical Characteristics

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

**Table 5. Maximum Allowed Overshoot During Transitions** 

| Symbol  | Description      | Condition (V) | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|---------|------------------|---------------|-----------------------------------------------------|------|
|         |                  | 3.8           | 100                                                 | %    |
|         |                  | 3.85          | 64                                                  | %    |
|         | AC input voltage | 3.9           | 36                                                  | %    |
|         |                  | 3.95          | 21                                                  | %    |
| Vi (AC) |                  | 4             | 12                                                  | %    |
|         |                  | 4.05          | 7                                                   | %    |
|         |                  | 4.1           | 4                                                   | %    |
|         |                  | 4.15          | 2                                                   | %    |
|         |                  | 4.2           | 1                                                   | %    |

Figure 1. Stratix V Device Overshoot Duration



# **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                            | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                  | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                         | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                 | _          | 2.375              | 2.5  | 2.625              | V    |
| V (1)                            | I/O pre-driver (3.0 V) power supply                                                                    |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                    |            | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                       | _          | 2.85               | 3.0  | 3.15               | ٧    |
|                                  | I/O buffers (2.5 V) power supply                                                                       | _          | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCIO</sub>                | I/O buffers (1.8 V) power supply                                                                       | _          | 1.71               | 1.8  | 1.89               | ٧    |
|                                  | I/O buffers (1.5 V) power supply                                                                       | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                      |            | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                      |            | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                       | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                |            | 2.85               | 3.0  | 3.15               | V    |
| $V_{CCPGM}$                      | Configuration pins (2.5 V) power supply                                                                | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                              |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                             |            | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                               | _          | 1.2                | _    | 3.0                | V    |
| V <sub>I</sub>                   | DC input voltage                                                                                       | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                         | _          | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т.                               | Operating junction temperature                                                                         | Commercial | 0                  | _    | 85                 | °C   |
| T <sub>J</sub>                   | Operating junction temperature                                                                         | Industrial | -40                | _    | 100                | °C   |

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 2 of 2)

| Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub> | Receiver analog power supply (right side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Treceiver analog power supply (right stud)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ux, us, u1 | 0.97                   | 1.0     | 1.03                   | v    |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub> | Receiver analog power supply for GT channels (right side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | GT         | 1.02                   | 1.05    | 1.08                   | V    |
|                       | Transmitter analog power supply (left side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCT_GXBL</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GA, GS, G1 | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 1.03                   | 1.05    | 1.07                   |      |
|                       | Turn and the control of the cide of the ci | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>CCT_GXBR</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 0.87                   | 0.90    | 0.93                   |      |
| (2)                   | Transmitter analog power supply (right side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            | 0.97                   | 1.0     | 1.03                   |      |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCT_GTBR</sub> | Transmitter analog power supply for GT channels (right side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCL_GTBR</sub> | Transmitter clock network power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power supply (left side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power supply (right side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

#### Notes to Table 7:

<sup>(1)</sup> This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

<sup>(2)</sup> Refer to Table 8 to select the correct power supply level for your design.

<sup>(3)</sup> When using ATX PLLs, the supply must be 3.0 V.

<sup>(4)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

|                      |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |
|----------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                        | C1                   | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCPD</sub> = 2.5 V         | ±25                  | ±25   | ±25             | ±25    | %    |

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power-up.
- (5) dR/dT is the percentage change of  $R_{SCAL}$  with temperature.
- (6) dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) (1)

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
| dR/dV  | OCT variation with voltage without recalibration | 3.0                   | 0.0297  |      |
|        |                                                  | 2.5                   | 0.0344  |      |
|        |                                                  | 1.8                   | 0.0499  | %/mV |
|        |                                                  | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

Page 12 Electrical Characteristics

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2) (1)

| Symbol | Description                                          | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|------------------------------------------------------|-----------------------|---------|------|
|        | OCT variation with temperature without recalibration | 3.0                   | 0.189   |      |
|        |                                                      | 2.5                   | 0.208   | %/°C |
| dR/dT  |                                                      | 1.8                   | 0.266   |      |
|        |                                                      | 1.5                   | 0.273   | 1    |
|        |                                                      | 1.2                   | 0.317   |      |

#### Note to Table 13:

(1) Valid for a  $V_{\text{CCIO}}$  range of  $\pm 5\%$  and a temperature range of  $0^\circ$  to  $85^\circ\text{C}.$ 

### **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

**Table 14. Pin Capacitance for Stratix V Devices** 

| Symbol             | Description                                                      |   | Unit |
|--------------------|------------------------------------------------------------------|---|------|
| C <sub>IOTB</sub>  | Input capacitance on the top and bottom I/O pins                 | 6 | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6 | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6 | pF   |

### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

Table 15. Hot Socketing Specifications for Stratix V Devices

| Symbol                    | Description                                | Maximum             |
|---------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                     | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver pin    | 50 mA               |

### Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(</sub> | <sub>(C)</sub> (V)          |
|------------------------|-----------------------|-----|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|-------------------|-----------------------------|
| Standard               | Min                   | Тур | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min               | Max                         |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16              | V <sub>CCIO</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3               | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44              | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | V <sub>CCIO</sub> (V) <sup>(10)</sup> |                                                                                                                                                                                                                      |       |        | V <sub>ID</sub> (mV) <sup>(8)</sup> |      |                             | $V_{ICM(DC)}$ (V)           |       | V <sub>o</sub> | <sub>D</sub> (V) ( | 6)    | V     | <sub>OCM</sub> (V) | (6)   |
|------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------------------------------------|------|-----------------------------|-----------------------------|-------|----------------|--------------------|-------|-------|--------------------|-------|
| Standard                     | Min                                   | Тур                                                                                                                                                                                                                  | Max   | Min    | Condition                           | Max  | Min                         | Condition                   | Max   | Min            | Тур                | Max   | Min   | Тур                | Max   |
| PCML                         | Trar                                  | Transmitter, receiver, and input reference clock pins of the high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 23 on page 18. |       |        |                                     |      |                             |                             |       |                |                    |       |       |                    |       |
| 2.5 V<br>LVDS <sup>(1)</sup> | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100    | V <sub>CM</sub> =                   | _    | 0.05                        | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | 0.247          | _                  | 0.6   | 1.125 | 1.25               | 1.375 |
|                              | 2.373                                 | 2.375   2.5   2.025                                                                                                                                                                                                  | 100   | 1.25 V |                                     | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55                        | 0.247 | _              | 0.6                | 1.125 | 1.25  | 1.375              |       |
| BLVDS (5)                    | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100    | _                                   | _    | _                           | _                           | _     | _              | _                  | _     | _     | _                  | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 100    | V <sub>CM</sub> = 1.25 V            | _    | 0.3                         | _                           | 1.4   | 0.1            | 0.2                | 0.6   | 0.5   | 1.2                | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375                                 | 2.5                                                                                                                                                                                                                  | 2.625 | 200    | _                                   | 600  | 0.4                         | _                           | 1.325 | 0.25           | _                  | 0.6   | 1     | 1.2                | 1.4   |
| LVPECL (4<br>), (9)          | _                                     | _                                                                                                                                                                                                                    | _     | 300    | _                                   | _    | 0.6                         | D <sub>MAX</sub> ≤ 700 Mbps | 1.8   | _              | _                  | _     | _     | _                  | _     |
|                              | _                                     | _                                                                                                                                                                                                                    | _     | 300    | _                                   | _    | 1                           | D <sub>MAX</sub> > 700 Mbps | 1.6   | _              | _                  | _     | _     | _                  | _     |

#### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Page 24 Switching Characteristics

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 7 of 7)

| Symbol/<br>Description     | Conditions | Trai | nsceive<br>Grade | r Speed<br>1 | Trar | sceive<br>Grade | r Speed<br>2 | Tran | sceive<br>Grade | r Speed<br>3 | Unit |
|----------------------------|------------|------|------------------|--------------|------|-----------------|--------------|------|-----------------|--------------|------|
| Description                |            | Min  | Тур              | Max          | Min  | Тур             | Max          | Min  | Тур             | Max          |      |
| t <sub>pll_lock</sub> (16) | _          | _    | _                | 10           | _    | _               | 10           | _    | _               | 10           | μs   |

#### Notes to Table 23:

- (1) Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the *Stratix V Device Overview*.
- (2) The reference clock common mode voltage is equal to the  $V_{CCR\_GXB}$  power supply level.
- (3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.
- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>I TD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll\ powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>nll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCle at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage V<sub>ID</sub> after device configuration is equal to 4 × (absolute V<sub>MAX</sub> for receiver pin V<sub>ICM</sub>).
- (19) For ES devices,  $R_{REF}$  is 2000  $\Omega$  ±1%.
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

Switching Characteristics Page 29

Figure 2 shows the differential transmitter output waveform.

Figure 2. Differential Transmitter Output Waveform



Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)



Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |                          |        |      |  |  |  |
|------------------------------|--------------------------|--------------------------|--------|------|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |
| Global and<br>Regional Clock | 717                      | 650                      | 580    | MHz  |  |  |  |
| Periphery Clock              | 550                      | 500                      | 500    | MHz  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

Switching Characteristics Page 39

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol               | Parameter                                                                                                | Min                                                                                                                                                                                                                                                                        | Тур | Max                | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|
|                      | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5                                                                                                                                                                                                                                                                          | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>      | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5                                                                                                                                                                                                                                                                          | _   | 800 (1)            | MHz  |
|                      | Input clock frequency (C4, I4 speed grades)                                                              | 5                                                                                                                                                                                                                                                                          | _   | 650 <sup>(1)</sup> | MHz  |
| INPFD                | Input frequency to the PFD                                                                               | 5                                                                                                                                                                                                                                                                          | _   | 325                | MHz  |
| FINPFD               | Fractional Input clock frequency to the PFD                                                              | 50                                                                                                                                                                                                                                                                         | _   | 160                | MHz  |
|                      | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600                                                                                                                                                                                                                                                                        | _   | 1600               | MHz  |
| vco <sup>(9)</sup>   | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600                                                                                                                                                                                                                                                                        | _   | 1600               | MHz  |
|                      | PLL VCO operating range (C4, I4 speed grades)                                                            | 600                                                                                                                                                                                                                                                                        | _   | 1300               | MHz  |
| EINDUTY              | Input clock or external feedback clock input duty cycle                                                  | 40                                                                                                                                                                                                                                                                         | _   | 60                 | %    |
|                      | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _                                                                                                                                                                                                                                                                          | _   | 717 (2)            | MHz  |
| Гоит                 | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _                                                                                                                                                                                                                                                                          | _   | 650 <sup>(2)</sup> | MHz  |
|                      | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _                                                                                                                                                                                                                                                                          | _   | 580 <sup>(2)</sup> | MHz  |
|                      | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _                                                                                                                                                                                                                                                                          | _   | 800 (2)            | MHz  |
| f <sub>OUT_EXT</sub> | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _                                                                                                                                                                                                                                                                          | _   | 667 (2)            | MHz  |
|                      | Output frequency for an external clock output (C4, I4 speed grades)                                      | 5 — 800 (7)  5 — 800 (7)  5 — 650 (7)  5 — 325  50 — 160  eed 600 — 1600  600 — 1300  cycle 40 — 60  — 717 (2)  — — 650 (2)  — 580 (2)  , (22, — 800 (2)  , (33, — 667 (2)  , (14 — 553 (2)  , (14 — 100  and — 100  and — 100  er or )  — 1 — 1  er or — 1  — 0.3 — 1.5 — | MHz |                    |      |
| t <sub>оитриту</sub> | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45                                                                                                                                                                                                                                                                         | 50  | 55                 | %    |
| FCOMP                | External feedback clock compensation time                                                                | _                                                                                                                                                                                                                                                                          |     | 10                 | ns   |
| DYCONFIGCLK          | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                | _                                                                                                                                                                                                                                                                          | _   | 100                | MHz  |
| Lock                 | Time required to lock from the end-of-device configuration or deassertion of areset                      | _                                                                                                                                                                                                                                                                          | _   | 1                  | ms   |
| DLOCK                | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _                                                                                                                                                                                                                                                                          | _   | 1                  | ms   |
|                      | PLL closed-loop low bandwidth                                                                            |                                                                                                                                                                                                                                                                            | 0.3 |                    | MHz  |
| :<br>CLBW            | PLL closed-loop medium bandwidth                                                                         |                                                                                                                                                                                                                                                                            | 1.5 |                    | MHz  |
|                      | PLL closed-loop high bandwidth (7)                                                                       | _                                                                                                                                                                                                                                                                          | 4   | _                  | MHz  |
| PLL_PSERR            | Accuracy of PLL phase shift                                                                              |                                                                                                                                                                                                                                                                            | _   | ±50                | ps   |
| ARESET               | Minimum pulse width on the areset signal                                                                 | 10                                                                                                                                                                                                                                                                         | _   | _                  | ns   |

Switching Characteristics Page 49

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | equency (Hz) | Sinusoidal Jitter (UI) |
|-----------|--------------|------------------------|
| F1        | 10,000       | 25.000                 |
| F2        | 17,565       | 25.000                 |
| F3        | 1,493,000    | 0.350                  |
| F4        | 50,000,000   | 0.350                  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



### DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Page 50 Switching Characteristics

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 2 of 2)

| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| C4,I4       | 8   | 16  | ps   |

#### Notes to Table 40:

- (1) The typical value equals the average of the minimum and maximum values.
- (2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps.

Table 41 lists the DQS phase shift error for Stratix V devices.

Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Stratix V Devices (1)

| Number of DQS Delay<br>Buffers | C1  | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4 | Unit |
|--------------------------------|-----|------------------|-------------------|-------|------|
| 1                              | 28  | 28               | 30                | 32    | ps   |
| 2                              | 56  | 56               | 60                | 64    | ps   |
| 3                              | 84  | 84               | 90                | 96    | ps   |
| 4                              | 112 | 112              | 120               | 128   | ps   |

#### Notes to Table 41:

Table 42 lists the memory output clock jitter specifications for Stratix V devices.

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 1 of 2) (2), (3)

| Clock    | Parameter                    | meter Symbol           |                 | C1  |                 | C2, C2L, I2, I2L |       | C3, I3, I3L,<br>I3YY |       | C4,I4 |    |
|----------|------------------------------|------------------------|-----------------|-----|-----------------|------------------|-------|----------------------|-------|-------|----|
| Network  |                              |                        | Min             | Max | Min             | Max              | Min   | Max                  | Min   | Max   |    |
|          | Clock period jitter          | t <sub>JIT(per)</sub>  | -50             | 50  | -50             | 50               | -55   | 55                   | -55   | 55    | ps |
| Regional | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -100            | 100 | -100            | 100              | -110  | 110                  | -110  | 110   | ps |
|          | Duty cycle jitter            | $t_{JIT(duty)}$        | -50             | 50  | -50             | 50               | -82.5 | 82.5                 | -82.5 | 82.5  | ps |
|          | Clock period jitter          | t <sub>JIT(per)</sub>  | -75             | 75  | <del>-</del> 75 | 75               | -82.5 | 82.5                 | -82.5 | 82.5  | ps |
| Global   | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -150            | 150 | -150            | 150              | -165  | 165                  | -165  | 165   | ps |
|          | Duty cycle jitter            | t <sub>JIT(duty)</sub> | <del>-</del> 75 | 75  | <del>-</del> 75 | 75               | -90   | 90                   | -90   | 90    | ps |

<sup>(1)</sup> This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a −2 speed grade is ±78 ps or ±39 ps.

Page 52 Configuration Specification

### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C1  |     | C2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | G4,I4 |     | Unit |
|-------------------|-----|-----|------------------|-----|----------------------|-----|-------|-----|------|
| -                 | Min | Max | Min              | Max | Min                  | Max | Min   | Max |      |
| Output Duty Cycle | 45  | 55  | 45               | 55  | 45                   | 55  | 45    | 55  | %    |

#### Note to Table 44:

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description              | Min | Max | Unit |
|-------------------------|--------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period (2)     | 30  | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period (2)     | 167 | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time (2)  | 14  | _   | ns   |
| t <sub>JCL</sub>        | TCK clock low time (2)   | 14  | _   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2   | _   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3   | _   | ns   |

<sup>(1)</sup> The DCD numbers do not cover the core clock network.

<sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Configuration Specification Page 55

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Member<br>Code | Active Serial <sup>(1)</sup> |            |                        | Fast Passive Parallel (2) |            |                        |
|---------|----------------|------------------------------|------------|------------------------|---------------------------|------------|------------------------|
| Variant |                | Width                        | DCLK (MHz) | Min Config<br>Time (s) | Width                     | DCLK (MHz) | Min Config<br>Time (s) |
|         | D3             | 4                            | 100        | 0.344                  | 32                        | 100        | 0.043                  |
|         | D4             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |
| GS      |                | 4                            | 100        | 0.344                  | 32                        | 100        | 0.043                  |
| นอ      | D5             | 4                            | 100        | 0.534                  | 32                        | 100        | 0.067                  |
|         | D6             | 4                            | 100        | 0.741                  | 32                        | 100        | 0.093                  |
|         | D8             | 4                            | 100        | 0.741                  | 32                        | 100        | 0.093                  |
| E       | E9             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |
| С       | EB             | 4                            | 100        | 0.857                  | 32                        | 100        | 0.107                  |

### Notes to Table 48:

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

## DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[] ratio for each combination.

Table 49. DCLK-to-DATA[] Ratio (1) (Part 1 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |  |
|-------------------------|---------------|-----------------|-------------------------|--|
|                         | Disabled      | Disabled        | 1                       |  |
| FPP ×8                  | Disabled      | Enabled         | 1                       |  |
| IFF X0                  | Enabled       | Disabled        | 2                       |  |
|                         | Enabled       | Enabled         | 2                       |  |
|                         | Disabled      | Disabled        | 1                       |  |
| FPP ×16                 | Disabled      | Enabled         | 2                       |  |
| IFF XIO                 | Enabled       | Disabled        | 4                       |  |
|                         | Enabled       | Enabled         | 4                       |  |

<sup>(1)</sup> DCLK frequency of 100 MHz using external CLKUSR.

<sup>(2)</sup> Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

Configuration Specification Page 57

### FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.

Figure 12. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1 (1), (2)



#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA[] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Configuration Specification Page 59



Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Page 60 Configuration Specification

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

Table 51. FPP Timing Parameters for Stratix V Devices When the DCLK-to-DATA[] Ratio is >1  $^{(1)}$ 

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |  |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|--|
| t <sub>CF2CD</sub>     | nconfig low to conf_done low                      | _                                                                | 600                  | ns    |  |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                                | 600                  | ns    |  |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                | _                    | μS    |  |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |  |
| t <sub>CF2ST1</sub>    | nconfig high to nstatus high                      | _                                                                | 1,506 <sup>(2)</sup> | μS    |  |
| t <sub>CF2CK</sub> (5) | nconfig high to first rising edge on DCLK         | 1,506                                                            | _                    | μS    |  |
| t <sub>ST2CK</sub> (5) | nstatus high to first rising edge of DCLK         | 2                                                                | _                    | μS    |  |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                              | _                    | ns    |  |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | N-1/f <sub>DCLK</sub> <sup>(5)</sup>                             | _                    | S     |  |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |  |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                                          | _                    | S     |  |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               | _                    | S     |  |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                                | 125                  | MHz   |  |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                                | 100                  | MHz   |  |
| t <sub>R</sub>         | Input rise time                                   | _                                                                | 40                   | ns    |  |
| t <sub>F</sub>         | Input fall time                                   | _                                                                | 40                   | ns    |  |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (3)                   | 175                                                              | 437                  | μS    |  |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum  DCLK period                                         | _                    | _     |  |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |  |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.
- (6) If nstatus is monitored, follow the  $t_{status}$  specification. If nstatus is not monitored, follow the  $t_{cfack}$  specification.

Page 66 Glossary

Table 60. Glossary (Part 2 of 4)

| Letter           | Subject                       | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Н                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1                |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| J                | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).  JTAG Timing Specifications:  TMS  TDI  TCK  TJPSU  TJ |
| K<br>L<br>M<br>N | _                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P                | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  Four Core Clock  Reconfigurable in User Mode  External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Q                | _                             | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| R                | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Stratix V device).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  | _ <u>-</u>                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |