# E·XFL

## Intel - 5SGSMD5K3F40I3LN Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 172600                                                      |
| Number of Logic Elements/Cells | 457000                                                      |
| Total RAM Bits                 | 39936000                                                    |
| Number of I/O                  | 696                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 0.82V ~ 0.88V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                          |
| Package / Case                 | 1517-BBGA, FCBGA                                            |
| Supplier Device Package        | 1517-FBGA (40x40)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgsmd5k3f40i3ln |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB &<br>VCCT_GXB <sup>(2)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|---------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      | A11                               | 1.05                                  |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.00                                  |          |          |      |
| <ul> <li>DFE is used.</li> </ul>                                   |                                   |                                       |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                                       | 3.0      |          |      |
| <ul> <li>ATX PLL is used.</li> </ul>                               |                                   |                                       |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                                   |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                                       |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                                  | 2.5      |          |      |
| <ul> <li>ATX PLL is not used.</li> </ul>                           |                                   |                                       |          |          |      |
| ■ Data rate $\leq$ 6.5Gbps.                                        | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                                  | 2.5      |          |      |
| <ul> <li>DFE, AEQ, and EyeQ are<br/>not used.</li> </ul>           |                                   |                                       |          |          |      |

#### Notes to Table 8:

(1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

(2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

## **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

#### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

#### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

| Table 9. | I/O Pin | Leakage | <b>Current for</b> | Stratix V | Devices (1) |
|----------|---------|---------|--------------------|-----------|-------------|
|----------|---------|---------|--------------------|-----------|-------------|

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin          | $V_I = 0 V \text{ to } V_{CCIOMAX}$        | -30 | _   | 30  | μA   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 |     | 30  | μA   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCI0}$  to  $V_{CCI0Max}$ , 100  $\mu$ A of leakage current per I/O is expected.

#### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCI0</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | ol Conditions                                  | 1.2 V             |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μA   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             |      | -25.0 | _    | -30.0 | _    | -50.0 | _    | -70.0 |      | μA   |
| Low<br>overdrive<br>current   | I <sub>odl</sub>  | $0V < V_{IN} < V_{CCIO}$                       |                   | 120  |       | 160  |       | 200  | _     | 300  |       | 500  | μA   |
| High<br>overdrive<br>current  | I <sub>odh</sub>  | $0V < V_{IN} < V_{CCIO}$                       |                   | -120 |       | -160 |       | -200 |       | -300 |       | -500 | μΑ   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | ۷    |

#### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices <sup>(1)</sup> (Part 1 of 2)

|                        |                                                                     |                                                  | Calibration Accuracy |       |                |       |      |  |
|------------------------|---------------------------------------------------------------------|--------------------------------------------------|----------------------|-------|----------------|-------|------|--|
| Symbol                 | Description                                                         | Conditions                                       | C1                   | C2,12 | C3,I3,<br>I3YY | C4,14 | Unit |  |
| 25- $Ω$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15   | ±15            | ±15   | %    |  |

|                                                          |                                                                                                                                              |                                                  | Calibration Accuracy |            |                |            |      |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|------------|----------------|------------|------|--|
| Symbol                                                   | Description                                                                                                                                  | Conditions                                       | C1                   | C2,I2      | C3,I3,<br>I3YY | C4,14      | Unit |  |
| 50-Ω R <sub>S</sub>                                      | Internal series termination with calibration (50- $\Omega$ setting)                                                                          | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 34- $\Omega$ and<br>40- $\Omega$ R <sub>S</sub>          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                         | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 48-Ω, 60-Ω,<br>80-Ω, and<br>240-Ω R <sub>S</sub>         | Internal series termination<br>with calibration (48- $\Omega$ ,<br>60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$<br>setting)               | V <sub>CCI0</sub> = 1.2 V                        | ±15                  | ±15        | ±15            | ±15        | %    |  |
| 50-Ω R <sub>T</sub>                                      | Internal parallel<br>termination with<br>calibration (50-Ω setting)                                                                          | V <sub>CCI0</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 20-Ω, 30-Ω,<br>40-Ω,60-Ω,<br>and<br>120-Ω R <sub>T</sub> | Internal parallel termination with calibration ( $20 - \Omega$ , $30 - \Omega$ , $40 - \Omega$ , $60 - \Omega$ , and $120 - \Omega$ setting) | V <sub>CCI0</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| 60- $Ω$ and<br>120- $Ω$ R <sub>T</sub>                   | Internal parallel<br>termination with<br>calibration (60-Ω and<br>120-Ω setting)                                                             | V <sub>CCI0</sub> = 1.2                          | -10 to +40           | -10 to +40 | -10 to +40     | -10 to +40 | %    |  |
| $25-\Omega \\ R_{S\_left\_shift}$                        | Internal left shift series termination with calibration ( $25-\Omega$<br>R <sub>S_left_shift</sub> setting)                                  | V <sub>CCI0</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15                  | ±15        | ±15            | ±15        | %    |  |

| Table II. OUI Valiblation Accuracy specifications for Stratix V Devices' / (Latt 2 OF | Table 11. | <b>OCT Calibration A</b> | ccuracy Specificati | ons for Stratix V D | Devices <sup>(1)</sup> ( | Part 2 of |
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|
|---------------------------------------------------------------------------------------|-----------|--------------------------|---------------------|---------------------|--------------------------|-----------|

#### Note to Table 11:

(1) OCT calibration accuracy is valid at the time of calibration only.

Table 12 lists the Stratix V OCT without calibration resistance to PVT changes.

| Table 12. | OCT Without Calibration | <b>Resistance</b> 1 | <b>Tolerance</b> | <b>Specifications</b> | for Stratix | V Devices | (Part 1 | of 2) |
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|
|-----------|-------------------------|---------------------|------------------|-----------------------|-------------|-----------|---------|-------|

|                             |                                                                      |                                                                   | <b>Resistance Tolerance</b> |     |     |        |      |
|-----------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------|-----|-----|--------|------|
| Symbol                      | Description                                                          | ion Conditions C1 C2,I2 C3, I3, I3, I3, I3, I3, I3, I3, I3, I3, I |                             |     |     | C4, I4 | Unit |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination<br>without calibration (25-Ω<br>setting) | $V_{CCIO} = 3.0$ and 2.5 V                                        | ±30                         | ±30 | ±40 | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.8 and 1.5 V                                 | ±30                         | ±30 | ±40 | ±40    | %    |
| 25-Ω R <sub>S</sub>         | Internal series termination<br>without calibration (25-Ω<br>setting) | V <sub>CCI0</sub> = 1.2 V                                         | ±35                         | ±35 | ±50 | ±50    | %    |

### **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

Notes to Table 16:

(1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.

(2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (4) These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage (V<sub>IH</sub> and V<sub>IL</sub>), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The V<sub>OL</sub> and V<sub>OH</sub> values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

| I/O      | V <sub>CCIO</sub> (V) |     | V <sub>IL</sub> (V) |      | V <sub>IH</sub> (V)         |                             | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)         | I <sub>OL</sub>             | I <sub>oh</sub> |      |
|----------|-----------------------|-----|---------------------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|------|
| Standard | Min                   | Тур | Max                 | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mA)            | (mA) |
| LVTTL    | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2   |
| LVCMOS   | 2.85                  | 3   | 3.15                | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | $V_{CCIO} - 0.2$            | 0.1             | -0.1 |
| 2.5 V    | 2.375                 | 2.5 | 2.625               | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1   |
| 1.8 V    | 1.71                  | 1.8 | 1.89                | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCI0</sub> + 0.3 | 0.45                        | V <sub>CCI0</sub> –<br>0.45 | 2               | -2   |
| 1.5 V    | 1.425                 | 1.5 | 1.575               | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |
| 1.2 V    | 1.14                  | 1.2 | 1.26                | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2   |

Table 17. Single-Ended I/O Standards for Stratix V Devices

| V <sub>CCI0</sub> (V)   |       |      |       | V <sub>REF</sub> (V)        |                         | ν <sub>ττ</sub> (ν)         |                             |                            |                             |
|-------------------------|-------|------|-------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|
| i/O Stanuaru            | Min   | Тур  | Max   | Min                         | Тур                     | Max                         | Min                         | Тур                        | Max                         |
| SSTL-2<br>Class I, II   | 2.375 | 2.5  | 2.625 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8  | 1.89  | 0.833                       | 0.9                     | 0.969                       | V <sub>REF</sub> –<br>0.04  | V <sub>REF</sub>           | V <sub>REF</sub> +<br>0.04  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5  | 1.575 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-125<br>Class I, II | 1.19  | 1.25 | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| SSTL-12<br>Class I, II  | 1.14  | 1.20 | 1.26  | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | 0.49 *<br>V <sub>CCIO</sub> | 0.5 *<br>VCCIO             | 0.51 *<br>V <sub>CCIO</sub> |
| HSTL-18<br>Class I, II  | 1.71  | 1.8  | 1.89  | 0.85                        | 0.9                     | 0.95                        | _                           | V <sub>CCI0</sub> /2       | _                           |
| HSTL-15<br>Class I, II  | 1.425 | 1.5  | 1.575 | 0.68                        | 0.75                    | 0.9                         | _                           | V <sub>CCI0</sub> /2       | _                           |
| HSTL-12<br>Class I, II  | 1.14  | 1.2  | 1.26  | 0.47 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.53 *<br>V <sub>CCIO</sub> | _                           | V <sub>CCI0</sub> /2       | _                           |
| HSUL-12                 | 1.14  | 1.2  | 1.3   | 0.49 *<br>V <sub>CCIO</sub> | 0.5 * V <sub>CCIO</sub> | 0.51 *<br>V <sub>CCIO</sub> | _                           | _                          |                             |

| Table 18. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Stratix V Devi | ces |
|-----------------------------------------------------------------------------------------------------|-----|
|-----------------------------------------------------------------------------------------------------|-----|

| Table 19. | Single-Ended SSTL | , HSTL, and HSUL I/ | /O Standards Signal S | <b>Specifications for</b> | Stratix V Devices | (Part 1 of 2) |
|-----------|-------------------|---------------------|-----------------------|---------------------------|-------------------|---------------|
|-----------|-------------------|---------------------|-----------------------|---------------------------|-------------------|---------------|

| 1/0 Standard            | V <sub>IL(DC)</sub> (V) |                             | V <sub>IH(DC)</sub> (V)     |                         | V <sub>IL(AC)</sub> (V)     | V <sub>IH(AC)</sub> (V)     | V <sub>ol</sub> (V)        | V <sub>oh</sub> (V)         | I (mA)                 | I <sub>oh</sub> |
|-------------------------|-------------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|----------------------------|-----------------------------|------------------------|-----------------|
| i/o Stanuaru            | Min                     | Max                         | Min                         | Max                     | Max                         | Min                         | Max                        | Min                         | I <sub>ol</sub> (IIIA) | (mÄ)            |
| SSTL-2<br>Class I       | -0.3                    | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.608 | V <sub>TT</sub> +<br>0.608  | 8.1                    | -8.1            |
| SSTL-2<br>Class II      | -0.3                    | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> +<br>0.15  | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.31  | V <sub>REF</sub> + 0.31     | V <sub>TT</sub> –<br>0.81  | V <sub>TT</sub> +<br>0.81   | 16.2                   | -16.2           |
| SSTL-18<br>Class I      | -0.3                    | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | V <sub>TT</sub> –<br>0.603 | V <sub>TT</sub> + 0.603     | 6.7                    | -6.7            |
| SSTL-18<br>Class II     | -0.3                    | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> +<br>0.125 | V <sub>CCI0</sub> + 0.3 | V <sub>REF</sub> –<br>0.25  | V <sub>REF</sub> + 0.25     | 0.28                       | V <sub>CCI0</sub> –<br>0.28 | 13.4                   | -13.4           |
| SSTL-15<br>Class I      | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 8                      | -8              |
| SSTL-15<br>Class II     | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> +<br>0.175 | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | 16                     | -16             |
| SSTL-135<br>Class I, II | _                       | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> +<br>0.09  | —                       | V <sub>REF</sub> –<br>0.16  | V <sub>REF</sub> + 0.16     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | —                      | _               |
| SSTL-125<br>Class I, II |                         | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85     | _                       | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  |                        |                 |
| SSTL-12<br>Class I, II  | _                       | V <sub>REF</sub> –<br>0.1   | V <sub>REF</sub> + 0.1      | _                       | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15     | 0.2 *<br>V <sub>CCI0</sub> | 0.8 *<br>V <sub>CCI0</sub>  | _                      |                 |

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

# Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Trai | nsceive<br>Grade | r Speed<br>1                  | Trar | isceive<br>Grade | r Speed<br>2                  | Tran | isceive<br>Grade | er Speed<br>e 3               | Unit |
|-----------------------------------------------------------------------|----------------------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|------------------|-------------------------------|------|
| Description                                                           |                                              | Min  | Тур              | Max                           | Min  | Тур              | Max                           | Min  | Тур              | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | _    | _                | 500                           | _    | _                | 500                           | _    | _                | 500                           | ps   |
| CMU PLL                                                               | •                                            |      |                  |                               |      |                  |                               |      |                  | •                             |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 12500                         | 600  | _                | 12500                         | 600  | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | —                                            | 1    |                  |                               | 1    |                  |                               | 1    |                  |                               | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 |                                              | —    |                  | 10                            | —    | _                | 10                            | —    | _                | 10                            | μs   |
| ATX PLL                                                               |                                              |      |                  |                               |      |                  |                               |      |                  |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000 | _                | 14100                         | 8000 | _                | 12500                         | 8000 | _                | 8500/<br>10312.5<br>(24)      | Mbps |
| Supported Data                                                        | L=4                                          | 4000 | _                | 7050                          | 4000 | _                | 6600                          | 4000 | —                | 6600                          | Mbps |
| Rate Range                                                            | L=8                                          | 2000 |                  | 3525                          | 2000 |                  | 3300                          | 2000 |                  | 3300                          | Mbps |
| nale nalige                                                           | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000 | _                | 1762.5                        | 1000 | _                | 1762.5                        | 1000 | _                | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | —                                            | 1    | _                | —                             | 1    | _                | —                             | 1    | _                | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | —                                            |      | —                | 10                            |      | —                | 10                            | —    |                  | 10                            | μs   |
| fPLL                                                                  | •                                            |      |                  |                               |      |                  |                               |      |                  | •                             |      |
| Supported Data<br>Range                                               | _                                            | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | 600  | _                | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1    | —                |                               | 1    | —                |                               | 1    |                  |                               | μs   |

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                                                                         |                                  | CMU PLL <sup>(2)</sup>   |                               |                                  | fPLL                     |                               |  |
|-----------------------------------|----------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------|-------------------------------|----------------------------------|--------------------------|-------------------------------|--|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                                                                         | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |  |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                                                                       | 12.5                             | _                        | 6                             | 3.125                            | —                        | 3                             |  |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                                                                       | —                                | 12.5                     | 6                             | —                                | 3.125                    | 6                             |  |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                                                                           | _                                | 12.5                     | Side-<br>wide                 | _                                | _                        | _                             |  |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                                                                       | —                                | 5.0                      | 8                             | —                                | —                        | —                             |  |
| xN (Native PHY IP)                | 8.0                              | 8.0                      | 8.0<br>BLO<br>BLO<br>BLO<br>BLL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL<br>BL |                                  | 7 00                     | Up to 13<br>channels<br>above | 3 125                            | 3.125                    | Up to 13<br>channels<br>above |  |
|                                   | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL                                                     | 7.99                             | 7.99 7.99                |                               | 0.120                            |                          | and<br>below<br>PLL           |  |

Notes to Table 24:

(1) Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

(2) ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

(3) Channel span is within a transceiver bank.

(4) Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

## **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |  |  |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |  |  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

| Symbol                                 | Parameter                                                                                                  | Min            | Тур                | Max                                          | Unit      |
|----------------------------------------|------------------------------------------------------------------------------------------------------------|----------------|--------------------|----------------------------------------------|-----------|
| + (3) (4)                              | Input clock cycle-to-cycle jitter ( $f_{REF} \ge 100 \text{ MHz}$ )                                        |                |                    | 0.15                                         | UI (p-p)  |
| LINCCJ (0), (1)                        | Input clock cycle-to-cycle jitter (f <sub>REF</sub> < 100 MHz)                                             | -750           |                    | +750                                         | ps (p-p)  |
| + (5)                                  | Period Jitter for dedicated clock output (f_{OUT} $\geq$ 100 MHz)                                          | _              | _                  | 175 <sup>(1)</sup>                           | ps (p-p)  |
| CUTPJ_DC                               | Period Jitter for dedicated clock output (f <sub>OUT</sub> < 100 MHz)                                      | _              | _                  | 17.5 <sup>(1)</sup>                          | mUI (p-p) |
| + (5)                                  | Period Jitter for dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )               | _              | _                  | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTPJ_DC                              | Period Jitter for dedicated clock output in fractional PLL (f <sub>OUT</sub> < 100 MHz)                    | _              | _                  | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| + (5)                                  | Cycle-to-Cycle Jitter for a dedicated clock output ( $f_{\text{OUT}} \geq 100 \text{ MHz})$                |                | _                  | 175                                          | ps (p-p)  |
| COUTCCJ_DC                             | Cycle-to-Cycle Jitter for a dedicated clock output $(f_{OUT} < 100 \text{ MHz})$                           |                | _                  | 17.5                                         | mUI (p-p) |
| + (5)                                  | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )     |                | _                  | 250 <sup>(11)</sup> ,<br>175 <sup>(12)</sup> | ps (p-p)  |
| FOUTCCJ_DC                             | Cycle-to-cycle Jitter for a dedicated clock output in fractional PLL ( $f_{OUT} < 100 \text{ MHz}$ )+      |                | _                  | 25 <sup>(11)</sup> ,<br>17.5 <sup>(12)</sup> | mUI (p-p) |
| t <sub>outpj 10</sub> (5),             | Period Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )         |                | _                  | 600                                          | ps (p-p)  |
| (8)                                    | Period Jitter for a clock output on a regular I/O $(f_{OUT} < 100 \text{ MHz})$                            |                | _                  | 60                                           | mUI (p-p) |
| t <sub>foutpj 10</sub> <sup>(5),</sup> | Period Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100 \text{ MHz}$ )      | _              | _                  | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Period Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)           | _              | _                  | 60 <sup>(10)</sup>                           | mUI (p-p) |
| t <sub>outccj_io</sub> (5),            | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL ( $f_{OUT} \geq 100 \mbox{ MHz})$ | _              | _                  | 600                                          | ps (p-p)  |
| (8)                                    | Cycle-to-cycle Jitter for a clock output on a regular I/O in integer PLL (f <sub>OUT</sub> < 100 MHz)      | tz)       -750 | 60 <sup>(10)</sup> | mUI (p-p)                                    |           |
| t <sub>FOUTCCJ 10</sub> (5),           | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL ( $f_{OUT} \ge 100$ MHz)       |                | _                  | 600 <sup>(10)</sup>                          | ps (p-p)  |
| (8), (11)                              | Cycle-to-cycle Jitter for a clock output on a regular I/O in fractional PLL (f <sub>OUT</sub> < 100 MHz)   | _              | _                  | 60                                           | mUI (p-p) |
| t <sub>CASC OUTPJ DC</sub>             | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT} \ge 100 \text{ MHz}$ )              | _              | _                  | 175                                          | ps (p-p)  |
| (5), (6)                               | Period Jitter for a dedicated clock output in cascaded PLLs ( $f_{OUT}$ < 100 MHz)                         | _              | _                  | 17.5                                         | mUI (p-p) |
| f <sub>DRIFT</sub>                     | Frequency drift after PFDENA is disabled for a duration of 100 $\mu s$                                     |                | _                  | ±10                                          | %         |
| dK <sub>BIT</sub>                      | Bit number of Delta Sigma Modulator (DSM)                                                                  | 8              | 24                 | 32                                           | Bits      |
| k <sub>VALUE</sub>                     | Numerator of Fraction                                                                                      | 128            | 8388608            | 2147483648                                   | —         |

Table 31. PLL Specifications for Stratix V Devices (Part 2 of 3)

#### Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     | Min    | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

## **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | F          | Peformanc | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ı | using one  | DSP       |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two l | DSPs      |                  |     |     |      |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

#### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      |  |  |          |
|---------------|--|--|----------|
| rx_dpa_locked |  |  | <u> </u> |
|               |  |  | -        |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenareous       | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| C4,I4       | 8   | 16  | ps   |

#### Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 40:

(1) The typical value equals the average of the minimum and maximum values.

(2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps.

Table 41 lists the DQS phase shift error for Stratix V devices.

Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Stratix V Devices <sup>(1)</sup>

| Number of DQS Delay<br>Buffers | C1  | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,14 | Unit |
|--------------------------------|-----|------------------|-------------------|-------|------|
| 1                              | 28  | 28               | 30                | 32    | ps   |
| 2                              | 56  | 56               | 60                | 64    | ps   |
| 3                              | 84  | 84               | 90                | 96    | ps   |
| 4                              | 112 | 112              | 120               | 128   | ps   |

Notes to Table 41:

(1) This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -2 speed grade is  $\pm 78$  ps or  $\pm 39$  ps.

Table 42 lists the memory output clock jitter specifications for Stratix V devices.

| Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1 | <sup>),</sup> (Part 1 of 2) <sup>(2), (3)</sup> |
|-----------------------------------------------------------------------------|-------------------------------------------------|
|-----------------------------------------------------------------------------|-------------------------------------------------|

| Clock<br>Network | Parameter                       | Symbol               | C1   |     | C2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |      | C4,14 |      | Unit |
|------------------|---------------------------------|----------------------|------|-----|------------------|-----|----------------------|------|-------|------|------|
|                  |                                 | -                    | Min  | Max | Min              | Max | Min                  | Max  | Min   | Max  |      |
| Regional         | Clock period jitter             | $t_{JIT(per)}$       | -50  | 50  | -50              | 50  | -55                  | 55   | -55   | 55   | ps   |
|                  | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$ | -100 | 100 | -100             | 100 | -110                 | 110  | -110  | 110  | ps   |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$      | -50  | 50  | -50              | 50  | -82.5                | 82.5 | -82.5 | 82.5 | ps   |
| Global           | Clock period jitter             | $t_{JIT(per)}$       | -75  | 75  | -75              | 75  | -82.5                | 82.5 | -82.5 | 82.5 | ps   |
|                  | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$ | -150 | 150 | -150             | 150 | -165                 | 165  | -165  | 165  | ps   |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$      | -75  | 75  | -75              | 75  | -90                  | 90   | -90   | 90   | ps   |

| Symbol            | Description                              | Min | Max                      | Unit |
|-------------------|------------------------------------------|-----|--------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | —                        | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>        | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>        | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>14</b> <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device Package |                              | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|--------------|----------------|------------------------------|--------------------------------|--------------------------------------------|
|              | 500742         | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |
| Stratix V GX | JOUNAS         | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |
|              | 5SGXA4         | —                            | 213,798,880                    | 563,672                                    |
|              | 5SGXA5         | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA7         | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA9         | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXAB         | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXB5         | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB6         | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB9         | _                            | 342,742,976                    | 700,888                                    |
|              | 5SGXBB         | —                            | 342,742,976                    | 700,888                                    |
| Stratix V CT | 5SGTC5         | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGTC7         | _                            | 269,979,008                    | 562,392                                    |
|              | 5SGSD3         | —                            | 137,598,880                    | 564,504                                    |
|              | 590904         | F1517                        | 213,798,880                    | 563,672                                    |
| Stratix V GS | J303D4         |                              | 137,598,880                    | 564,504                                    |
|              | 5SGSD5         |                              | 213,798,880                    | 563,672                                    |
|              | 5SGSD6         |                              | 293,441,888                    | 565,528                                    |
|              | 5SGSD8         | —                            | 293,441,888                    | 565,528                                    |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×32                 | Disabled      | Enabled         | 4                       |
|                         | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

| Table 49. | DCLK-to-DATA[] | Ratio <sup>(1)</sup> | (Part 2 of 2) |
|-----------|----------------|----------------------|---------------|
|-----------|----------------|----------------------|---------------|

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

#### Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                 | Parameter                                         | Minimum                                                                                                    | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        |                                                                                                            | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                                                          |                      | μS    |
| t <sub>status</sub>    | nSTATUS low pulse width                           | 268                                                                                                        | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                                                          | 1,506 <sup>(3)</sup> | μS    |
| t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK         | 1,506                                                                                                      |                      | μS    |
| t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK         | 2                                                                                                          |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                                                                        | _                    | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | 0                                                                                                          | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times1/f_{MAX}$                                                                                      |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times1/f_{MAX}$                                                                                      | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                                                                         |                      | S     |
| 4                      | DCLK frequency (FPP ×8/×16)                       | —                                                                                                          | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(4)</sup>        | 175                                                                                                        | 437                  | μS    |
| +                      | CONTR DOWN high to CT WARD analysis               | 4 × maximum                                                                                                |                      |       |
| LCD2CU                 | CONF_DONE HIGH to CLEOSE enabled                  | DCLK period                                                                                                | —                    | _     |
| t <sub>cD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $\begin{array}{c} t_{\text{CD2CU}} + \\ (8576 \times \text{CLKUSR} \\ \text{period}) \ ^{(5)} \end{array}$ |                      | _     |

#### Notes to Table 50:

(1) Use these timing parameters when the decompression and design security features are disabled.

(2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(3) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

| Table 51. | <b>FPP</b> Timing | Parameters f | or Stratix V | <b>Devices When</b> | the DCLK-te | o-DATA[] Ratio                        | is >1 ( | 1) |
|-----------|-------------------|--------------|--------------|---------------------|-------------|---------------------------------------|---------|----|
|           |                   |              | •••••••      |                     |             | • • • • • • • • • • • • • • • • • • • |         |    |

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                |                      | μS    |
| t <sub>STATUS</sub>    | nSTATUS low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                                            |                      | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                                |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                              |                      | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | N-1/f <sub>DCLK</sub> (5)                                        |                      | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               |                      | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | —                                                                | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | —                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | —                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                                       | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{\text{DCLK}}$  is the DCLK frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

# **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

| Fable 52. | DCLK Frequency | Specification in th | e AS Configuration | Scheme <sup>(1),</sup> | (2) |
|-----------|----------------|---------------------|--------------------|------------------------|-----|
|-----------|----------------|---------------------|--------------------|------------------------|-----|

| Minimum   | Typical | Maximum | Unit |
|-----------|---------|---------|------|
| 5.3       | 7.9     | 12.5    | MHz  |
| 10.6      | 15.7    | 25.0    | MHz  |
| 21.3      | 31.4    | 50.0    | MHz  |
| 42.6 62.9 |         | 100.0   | MHz  |

#### Notes to Table 52:

(1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

(2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.





#### Notes to Figure 14:

- (1) If you are using AS  $\times 4$  mode, this signal represents the AS\_DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or CLKUSR pin.
- (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

| Table JS. As fining falancees for as $\times 1$ and as $\times 4$ configurations in straits V devices $(2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,$ | Table 53. | AS Timing | <b>Parameters for AS</b> | $\times$ 1 and AS $\times$ 4 Confi | gurations in Stratix V | / Devices <sup>(1),</sup> (2) | (Part 1 of 2) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------------------|------------------------------------|------------------------|-------------------------------|---------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------------------|------------------------------------|------------------------|-------------------------------|---------------|

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATA0/ASDO output   | —       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |

# **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specificatio |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

#### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |  |
|---------|---------|---------|-------|--|
| 5.3     | 7.9     | 12.5    | MHz   |  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

# **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter | Available | Min                  | Fast       | Model      |       |       |       | Slow N | lodel |             |       |      |
|-----------|-----------|----------------------|------------|------------|-------|-------|-------|--------|-------|-------------|-------|------|
| (1)       | Settings  | <b>Offset</b><br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4     | 12    | 13,<br>13YY | 14    | Unit |
| D1        | 64        | 0                    | 0.464      | 0.493      | 0.838 | 0.838 | 0.924 | 1.011  | 0.844 | 0.921       | 1.006 | ns   |
| D2        | 32        | 0                    | 0.230      | 0.244      | 0.415 | 0.415 | 0.459 | 0.503  | 0.417 | 0.456       | 0.500 | ns   |

# Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                       | Definitions                                                                                                     |  |  |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|
| G<br>H<br>I           | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS |  |  |
| K<br>L<br>M<br>N<br>O |                               |                                                                                                                 |  |  |
| Ρ                     | PLL<br>Specifications         | Diagram of PLL Specifications (1)                                                                               |  |  |
| Q                     | _                             | —                                                                                                               |  |  |
| R                     | RL                            | Receiver differential input discrete resistor (external to the Stratix V device).                               |  |  |