# E·XFL

## Intel - 5SGXEA3K2F35C2L Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 128300                                                     |
| Number of Logic Elements/Cells | 340000                                                     |
| Total RAM Bits                 | 19456000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea3k2f35c2l |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                       | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|------------------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                              |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBR</sub>        | Receiver analog power supply (right side)                    |            | 0.87                   | 0.90    | 0.93                   | v    |
| (2)                          | neceiver analog power supply (right side)                    | ux, us, ui | 0.97                   | 1.0     | 1.03                   | v    |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub>        | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCT_GXBL</sub><br>(2) |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
|                              | Transmitter analog newer supply (left side)                  |            | 0.87                   | 0.90    | 0.93                   | V    |
|                              | Transmitter analog power supply (left side)                  | un, uo, ui | 0.97                   | 1.0     | 1.03                   |      |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
|                              |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
| V <sub>CCT GXBR</sub>        | Transmitter analog newer supply (right side)                 |            | 0.87                   | 0.90    | 0.93                   |      |
| (2) _                        | Transmitter analog power supply (light side)                 |            | 0.97                   | 1.0     | 1.03                   |      |
|                              |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| $V_{CCT_GTBR}$               | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| $V_{CCL\_GTBR}$              | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub>        | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub>        | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

| Table 7. | <b>Recommended Transceiver Power Supply Operating Conditions for Stratix V GX</b> , | <b>GS</b> , and <b>GT</b> Devices |
|----------|-------------------------------------------------------------------------------------|-----------------------------------|
| (Part 2  | of 2)                                                                               |                                   |

#### Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

|                      |                                                                        |                            | Re  |       |                 |        |      |
|----------------------|------------------------------------------------------------------------|----------------------------|-----|-------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                 | C1  | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V | ±30 | ±30   | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V  | ±35 | ±35   | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V  | ±25 | ±25   | ±25             | ±25    | %    |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

## Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big) \label{eq:ROCT}$$

#### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) |
|----------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------|

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|--------|--------------------------------------------------|-----------------------|---------|------|
| dR/dV  |                                                  | 3.0                   | 0.0297  |      |
|        | OCT variation with voltage without recalibration | 2.5                   | 0.0344  |      |
|        |                                                  | 1.8                   | 0.0499  | %/mV |
|        |                                                  | 1.5                   | 0.0744  |      |
|        |                                                  | 1.2                   | 0.1241  |      |

# **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

| Table 23. | Transceiver 3 | Specifications   | for Stratix | V GX | and GS | Devices | (1) | (Part 1   | nf 7 | ۱ |
|-----------|---------------|------------------|-------------|------|--------|---------|-----|-----------|------|---|
| Table 20. | TIANSUCIACI   | opeonitionationa | IUI UIIAIIA | I UA | anu uu | DEVICES | • • | (1 61 6 1 |      |   |

| Symbol/                                                        | Conditions                                                                     | Transceiver Speed<br>Grade 1 |       | Transceiver Speed<br>Grade 2 |           |        | Transceiver Speed<br>Grade 3 |           |         | Unit       |          |  |
|----------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------|-------|------------------------------|-----------|--------|------------------------------|-----------|---------|------------|----------|--|
| Description                                                    |                                                                                | Min                          | Тур   | Max                          | Min       | Тур    | Max                          | Min       | Тур     | Max        |          |  |
| Reference Clock                                                |                                                                                |                              |       |                              |           |        |                              |           |         |            |          |  |
| Supported I/O                                                  | Dedicated<br>reference<br>clock pin                                            | 1.2-V                        | PCML, | 1.4-V PCM                    | IL, 1.5-∖ | / PCML | , 2.5-V PCN<br>HCSL          | 1L, Diffe | rential | LVPECL, L\ | /DS, and |  |
| Standards                                                      | RX reference<br>clock pin 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |                              |       |                              |           |        |                              |           |         |            |          |  |
| Input Reference<br>Clock Frequency<br>(CMU PLL) <sup>(8)</sup> | _                                                                              | 40                           |       | 710                          | 40        | _      | 710                          | 40        | _       | 710        | MHz      |  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup> |                                                                                | 100                          |       | 710                          | 100       |        | 710                          | 100       | _       | 710        | MHz      |  |
| Rise time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup>              |                              |       | 400                          | _         |        | 400                          |           |         | 400        | ns       |  |
| Fall time                                                      | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup>              |                              | _     | 400                          | _         |        | 400                          |           |         | 400        | - ps     |  |
| Duty cycle                                                     |                                                                                | 45                           |       | 55                           | 45        |        | 55                           | 45        | —       | 55         | %        |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express®<br>(PCIe <sup>®</sup> )                                           | 30                           |       | 33                           | 30        |        | 33                           | 30        | _       | 33         | kHz      |  |

| Symbol/<br>Description                                             | Conditions                                             | Tra   | nsceive<br>Grade | r Speed<br>1          | Transceiver Speed<br>Grade 2 |                  |                       | Trai  | Unit             |                       |             |
|--------------------------------------------------------------------|--------------------------------------------------------|-------|------------------|-----------------------|------------------------------|------------------|-----------------------|-------|------------------|-----------------------|-------------|
| Description                                                        |                                                        | Min   | Тур              | Max                   | Min                          | Тур              | Max                   | Min   | Тур              | Max                   |             |
| Spread-spectrum<br>downspread                                      | PCIe                                                   | _     | 0 to<br>0.5      | _                     | _                            | 0 to<br>0.5      | _                     | _     | 0 to<br>0.5      | _                     | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _     | 100              |                       | _                            | 100              |                       | _     | 100              |                       | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _     | _                | 1.6                   | _                            | _                | 1.6                   | _     | _                | 1.6                   | v           |
|                                                                    | RX reference clock pin                                 | _     |                  | 1.2                   |                              | _                | 1.2                   |       |                  | 1.2                   |             |
| Absolute V <sub>MIN</sub>                                          | —                                                      | -0.4  | -                | _                     | -0.4                         | -                |                       | -0.4  | —                |                       | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200   | _                | 1600                  | 200                          | _                | 1600                  | 200   |                  | 1600                  | mV          |
| V <sub>ICM</sub> (AC                                               | Dedicated<br>reference<br>clock pin                    | 1050/ | (1000/90         | 00/850 <sup>(2)</sup> | 1050/                        | 1000/9           | 00/850 <sup>(2)</sup> | 1050/ | 1000/9           | 00/850 <sup>(2)</sup> | mV          |
| coupled) (9                                                        | RX reference<br>clock pin                              | 1     | .0/0.9/0         | .85 (4)               | 1.                           | .0/0.9/0         | .85 (4)               | 1.    | .0/0.9/0         | .85 <sup>(4)</sup>    | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250   |                  | 550                   | 250                          |                  | 550                   | 250   | _                | 550                   | mV          |
|                                                                    | 100 Hz                                                 | —     | —                | -70                   | —                            | —                | -70                   | —     | —                | -70                   | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  | —     | —                | -90                   | —                            | —                | -90                   | —     | —                | -90                   | dBc/Hz      |
| REFCLK Phase                                                       | 10 kHz                                                 | —     | —                | -100                  | —                            | —                | -100                  | —     | —                | -100                  | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                | —     | —                | -110                  | —                            | —                | -110                  | —     | —                | -110                  | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —     | —                | -120                  |                              | —                | -120                  | —     | —                | -120                  | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCIe)                         | _     | _                | 3                     | _                            | _                | 3                     | _     | _                | 3                     | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              | _                                                      | _     | 1800<br>±1%      | _                     | _                            | 1800<br>±1%      | _                     | _     | 180<br>0<br>±1%  | _                     | Ω           |
| Transceiver Clock                                                  | s                                                      |       |                  |                       |                              |                  |                       |       |                  |                       |             |
| fixedclk <b>clock</b><br>frequency                                 | PCIe<br>Receiver<br>Detect                             |       | 100<br>or<br>125 |                       |                              | 100<br>or<br>125 |                       | _     | 100<br>or<br>125 |                       | MHz         |

## Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

| Symbol/<br>Description     | Conditions | Transceiver Speed<br>Grade 1 |     |     | Transceiver Speed<br>Grade 2 |     |     | Transceiver Speed<br>Grade 3 |     |     | Unit |
|----------------------------|------------|------------------------------|-----|-----|------------------------------|-----|-----|------------------------------|-----|-----|------|
|                            |            | Min                          | Тур | Max | Min                          | Тур | Max | Min                          | Тур | Max |      |
| t <sub>pll_lock</sub> (16) | _          |                              |     | 10  | —                            |     | 10  |                              | _   | 10  | μs   |

#### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 7 of 7)

#### Notes to Table 23:

(2) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.

(3) This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rates up to 6.5 Gbps, you can connect this supply to 0.85 V.

- (4) This supply follows VCCR\_GXB.
- (5) The device cannot tolerate prolonged operation at this absolute maximum.
- (6) The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.
- (8) The input reference clock frequency options depend on the data rate and the device speed grade.
- (9) The line data rate may be limited by PCS-FPGA interface speed grade.
- (10) Refer to Figure 1 for the GX channel AC gain curves. The total effective AC gain is the AC gain minus the DC gain.
- (11) t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.
- (12) t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.
- (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.
- (14)  $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.
- (15)  $t_{pll_powerdown}$  is the PLL powerdown minimum pulse width.
- (16) t<sub>pll lock</sub> is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.
- (17) To calculate the REFCLK rms phase jitter requirement for PCIe at reference clock frequencies other than 100 MHz, use the following formula: REFCLK rms phase jitter at f(MHz) = REFCLK rms phase jitter at 100 MHz × 100/f.
- (18) The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin  $V_{ICM}$ ).
- (19) For ES devices,  $R_{BEF}$  is 2000  $\Omega \pm 1\%$ .
- (20) To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f(MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622).
- (21) SFP/+ optical modules require the host interface to have RD+/- differentially terminated with 100 Ω. The internal OCT feature is available after the Stratix V FPGA configuration is completed. Altera recommends that FPGA configuration is completed before inserting the optical module. Otherwise, minimize unnecessary removal and insertion with unconfigured devices.
- (22) Refer to Figure 2.
- (23) For oversampling designs to support data rates less than the minimum specification, the CDR needs to be in LTR mode only.
- (24) I3YY devices can achieve data rates up to 10.3125 Gbps.
- (25) When you use fPLL as a TXPLL of the transceiver.
- (26) REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- (27) Minimum eye opening of 85 mV is only for the unstressed input eye condition.

<sup>(1)</sup> Speed grades shown in Table 23 refer to the PMA Speed Grade in the device ordering code. The maximum data rate could be restricted by the Core/PCS speed grade. Contact your Altera Sales Representative for the maximum data rate specifications in each speed grade combination offered. For more information about device ordering codes, refer to the Stratix V Device Overview.

| Symbol/                                                        | Conditions                                             | s         | Transceive<br>peed Grade                                                            | r<br>2 | S    | Unit         |      |     |  |  |  |  |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|-------------------------------------------------------------------------------------|--------|------|--------------|------|-----|--|--|--|--|
| Description                                                    |                                                        | Min       | Тур                                                                                 | Max    | Min  | Тур          | Max  |     |  |  |  |  |
| Reference Clock                                                |                                                        |           |                                                                                     |        |      |              |      | 1   |  |  |  |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | 1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, and HCSL |        |      |              |      |     |  |  |  |  |
| otanuarus                                                      | RX reference<br>clock pin                              |           | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS                                |        |      |              |      |     |  |  |  |  |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40        | _                                                                                   | 710    | 40   | _            | 710  | MHz |  |  |  |  |
| Input Reference Clock<br>Frequency (ATX PLL) <sup>(6)</sup>    | _                                                      | 100       | _                                                                                   | 710    | 100  | _            | 710  | MHz |  |  |  |  |
| Rise time                                                      | 20% to 80%                                             | _         |                                                                                     | 400    | _    | _            | 400  |     |  |  |  |  |
| Fall time                                                      | 80% to 20%                                             |           |                                                                                     | 400    | —    | _            | 400  | ps  |  |  |  |  |
| Duty cycle                                                     | —                                                      | 45        | _                                                                                   | 55     | 45   | _            | 55   | %   |  |  |  |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                                                                                   | 33     | 30   | _            | 33   | kHz |  |  |  |  |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _         | 0 to -0.5                                                                           | _      | _    | 0 to -0.5    | _    | %   |  |  |  |  |
| On-chip termination resistors <sup>(19)</sup>                  | _                                                      | _         | 100                                                                                 | _      | _    | 100          | _    | Ω   |  |  |  |  |
| Absolute V <sub>MAX</sub> <sup>(3)</sup>                       | Dedicated<br>reference<br>clock pin                    | _         | _                                                                                   | 1.6    | _    | _            | 1.6  | V   |  |  |  |  |
|                                                                | RX reference<br>clock pin                              | _         | _                                                                                   | 1.2    | _    | _            | 1.2  |     |  |  |  |  |
| Absolute V <sub>MIN</sub>                                      | —                                                      | -0.4      |                                                                                     | —      | -0.4 | —            |      | V   |  |  |  |  |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                                                                                   | 1600   | 200  | _            | 1600 | mV  |  |  |  |  |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000 <sup>(,</sup>                                                             | 2)     | 1    | 050/1000 (   | 2)   | mV  |  |  |  |  |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85 (                                                                       | 22)    | 1.   | 0/0.9/0.85 ( | (22) | V   |  |  |  |  |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                                                                                   | 550    | 250  |              | 550  | mV  |  |  |  |  |

#### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)<sup>(1)</sup>

| Symbol/                                                      | Conditions                            | S   | Transceive<br>peed Grade | 2      | S           | Fransceive<br>Deed Grade | r<br>3 | Unit  |
|--------------------------------------------------------------|---------------------------------------|-----|--------------------------|--------|-------------|--------------------------|--------|-------|
| Description                                                  |                                       | Min | Тур                      | Max    | Min         | Тур                      | Max    |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           |     | 100                      | _      | _           | 100                      | _      | Ω     |
|                                                              | 85- $\Omega$ setting                  | _   | 85 ± 30%                 | _      | _           | 85<br>± 30%              | _      | Ω     |
| Differential on-chip                                         | 100-Ω<br>setting                      | _   | 100<br>± 30%             | _      | _           | 100<br>± 30%             | _      | Ω     |
| for GX channels <sup>(19)</sup>                              | 120-Ω<br>setting                      | _   | 120<br>± 30%             | _      | —           | 120<br>± 30%             | —      | Ω     |
|                                                              | 150-Ω<br>setting                      | _   | 150<br>± 30%             | _      | _           | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                                | GT channels                           | _   | 650                      | _      | —           | 650                      | —      | mV    |
|                                                              | VCCR_GXB =<br>0.85 V or<br>0.9 V      | _   | 600                      | _      | _           | 600                      | _      | mV    |
| VICM (AC and DC<br>coupled) for GX<br>Channels               | VCCR_GXB =<br>1.0 V full<br>bandwidth | _   | 700                      |        | _           | 700                      | _      | mV    |
|                                                              | VCCR_GXB =<br>1.0 V half<br>bandwidth | _   | 750                      | _      | _           | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                              | —                                     | _   | —                        | 10     | —           | —                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                             |                                       | 4   |                          |        | 4           | _                        | _      | μs    |
| t <sub>LTD_manual</sub> <sup>(11)</sup>                      |                                       | 4   | _                        |        | 4           | _                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> <sup>(12)</sup>                  | —                                     | 15  | —                        | _      | 15          | —                        | —      | μs    |
| Run Lenath                                                   | GT channels                           |     | —                        | 72     | —           | —                        | 72     | CID   |
|                                                              | GX channels                           |     |                          |        | (8)         |                          |        |       |
| CDR PPM                                                      | GT channels                           | _   | —                        | 1000   | —           | —                        | 1000   | ± PPM |
|                                                              | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           | _   |                          | 14     |             | _                        | 14     | dB    |
| (AC Gain) <sup>(5)</sup>                                     | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Programmable                                                 | GT channels                           | _   |                          | 7.5    | _           |                          | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                       | GX channels                           |     |                          |        | (8)         |                          |        |       |
| Differential on-chip<br>termination resistors <sup>(7)</sup> | GT channels                           | _   | 100                      | —      | _           | 100                      | _      | Ω     |
| Transmitter                                                  |                                       |     |                          |        |             |                          |        |       |
| Supported I/O<br>Standards                                   | _                                     |     |                          | 1.4-V  | and 1.5-V P | CML                      |        |       |
| Data rate<br>(Standard PCS)                                  | GX channels                           | 600 | _                        | 8500   | 600         |                          | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                       | GX channels                           | 600 |                          | 12,500 | 600         |                          | 12,500 | Mbps  |

## Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)<sup>(1)</sup>

#### Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     | Min    | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

## **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | F          | Peformanc | e                |     |     |      |  |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|--|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |  |
| Modes using one DSP                          |     |         |            |           |                  |     |     |      |  |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
|                                              |     | Modes u | sing two l | DSPs      |                  |     |     |      |  |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |  |

#### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                       | Peformance |          |           |      |                  |     |     |      |
|-----------------------|------------|----------|-----------|------|------------------|-----|-----|------|
| Mode                  | C1         | C2, C2L  | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                       |            | Modes us | ing Three | DSPs |                  |     |     |      |
| One complex 18 x 25   | 425        | 425      | 415       | 340  | 340              | 275 | 265 | MHz  |
| Modes using Four DSPs |            |          |           |      |                  |     |     |      |
| One complex 27 x 27   | 465        | 465      | 465       | 380  | 380              | 300 | 290 | MHz  |

#### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

## Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        | Mode                                       | <b>Resources Used</b> |        | Performance |            |     |     |         |                     |     |      |
|--------|--------------------------------------------|-----------------------|--------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory |                                            | ALUTS                 | Memory | C1          | C2,<br>C2L | C3  | C4  | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all<br>supported widths       | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAR   | Simple dual-port,<br>x32/x64 depth         | 0                     | 1      | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| WILAD  | Simple dual-port, x16 depth <sup>(3)</sup> | 0                     | 1      | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths                  | 0                     | 1      | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

| Symbol                           | Conditiono                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | 13, 131 | L, I3YY   | C4,14 |     |           | Unit     |
|----------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-------|-----|-----------|----------|
| əyiinuu                          | Conultions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min   | Тур | Max       | Umt      |
|                                  | SERDES factor J<br>= 3 to 10                     | (6) |     | (8)       | (6) | _      | (8)       | (6) |         | (8)       | (6)   |     | (8)       | Mbps     |
| f <sub>HSDR</sub> (data<br>rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6)   |     | (7)       | Mbps     |
|                                  | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6)   | _   | (7)       | Mbps     |
| DPA Mode                         |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| DPA run<br>length                | _                                                |     |     | 1000<br>0 |     | _      | 1000<br>0 | _   |         | 1000<br>0 | _     |     | 1000<br>0 | UI       |
| Soft CDR mode                    |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Soft-CDR<br>PPM<br>tolerance     | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _     | _   | 300       | ±<br>PPM |
| Non DPA Mode                     |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Sampling<br>Window               | _                                                |     |     | 300       |     |        | 300       |     |         | 300       |       |     | 300       | ps       |

#### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

Notes to Table 36:

(1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.

(2) When J = 1 or 2, bypass the SERDES block.

(3) This only applies to DPA and soft-CDR modes.

(4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.

(5) This is achieved by using the **LVDS** clock network.

- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

(9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.
- (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.
- (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.
- (14) Requires package skew compensation with PCB trace length.
- (15) Do not mix single-ended I/O buffer within LVDS I/O bank.
- (16) Chip-to-chip communication only with a maximum load of 5 pF.
- (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

| Clock<br>Network | Parameter                       | Symbol                       | C1<br>Symbol |      | C2, C2L, I2, I2L |      | C3, I3, I3L,<br>I3YY |     | C4,14 |     | Unit |
|------------------|---------------------------------|------------------------------|--------------|------|------------------|------|----------------------|-----|-------|-----|------|
|                  |                                 | -                            | Min          | Max  | Min              | Max  | Min                  | Max | Min   | Max |      |
|                  | Clock period jitter             | $t_{\text{JIT}(\text{per})}$ | -25          | 25   | -25              | 25   | -30                  | 30  | -35   | 35  | ps   |
| PHY<br>Clock     | Cycle-to-cycle period<br>jitter | $t_{\rm JIT(cc)}$            | -50          | 50   | -50              | 50   | -60                  | 60  | -70   | 70  | ps   |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$              | -37.5        | 37.5 | -37.5            | 37.5 | -45                  | 45  | -56   | 56  | ps   |

#### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

#### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

## **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

#### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  | —   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT<br>code to shift out                                                                                    | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) |     | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

#### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



# **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

#### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C1 C2, C |     | C2, C2 | 2, C2L, I2, I2L |     | C3, I3, I3L,<br>I3YY |     | 4,14 | Unit |
|-------------------|----------|-----|--------|-----------------|-----|----------------------|-----|------|------|
| -                 | Min      | Max | Min    | Max             | Min | Max                  | Min | Max  |      |
| Output Duty Cycle | 45       | 55  | 45     | 55              | 45  | 55                   | 45  | 55   | %    |

#### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

#### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

#### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  |     | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | _   | ns   |

| Symbol            | Description                              | Min | Max                      | Unit |
|-------------------|------------------------------------------|-----|--------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | —                        | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>        | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>        | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>14</b> <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

# **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|--------------|--------|------------------------------|--------------------------------|--------------------------------------------|
|              | 500742 | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |
|              | JOUNAS | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |
|              | 5SGXA4 | —                            | 213,798,880                    | 563,672                                    |
|              | 5SGXA5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA7 | —                            | 269,979,008                    | 562,392                                    |
| Stratix V GX | 5SGXA9 | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXAB | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXB5 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB6 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB9 | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXBB | —                            | 342,742,976                    | 700,888                                    |
| Stratix V CT | 5SGTC5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGTC7 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGSD3 | —                            | 137,598,880                    | 564,504                                    |
|              | 590904 | F1517                        | 213,798,880                    | 563,672                                    |
| Stratix V GS | J303D4 | _                            | 137,598,880                    | 564,504                                    |
|              | 5SGSD5 |                              | 213,798,880                    | 563,672                                    |
|              | 5SGSD6 |                              | 293,441,888                    | 565,528                                    |
|              | 5SGSD8 | —                            | 293,441,888                    | 565,528                                    |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Symbol              | Parameter                                         | Minimum                                        | Maximum | Units |
|---------------------|---------------------------------------------------|------------------------------------------------|---------|-------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode $(3)$                 | 175                                            | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK period                        | -       | —     |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>cd2cu</sub> + (8576 ×<br>clkusr period) | -       | —     |

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 53:

(1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(2) t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CF2ST0</sub>, t<sub>CF6</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63.

(3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

# **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform <sup>(1)</sup>



#### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

## Table 60. Glossary (Part 2 of 4)

| Letter                | Subject                       | Definitions                                                                                                     |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------|
| G<br>H<br>I           | JTAG Timing<br>Specifications | High-speed I/O block—Deserialization factor (width of parallel data bus).<br>JTAG Timing Specifications:<br>TMS |
| K<br>L<br>M<br>N<br>O |                               |                                                                                                                 |
| Ρ                     | PLL<br>Specifications         | Diagram of PLL Specifications (1)                                                                               |
| Q                     | _                             | —                                                                                                               |
| R                     | RL                            | Receiver differential input discrete resistor (external to the Stratix V device).                               |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|        | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values.<br>The AC values indicate the voltage levels at which the receiver must meet its timing<br>specifications. The DC values indicate the voltage levels at which the final logic state of the<br>receiver is unambiguously defined. After the receiver input has crossed the AC value, the<br>receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold.<br>This approach is intended to provide predictable receiver timing in the presence of input<br>waveform ringing:<br><i>Single-Ended Voltage Referenced I/O Standard</i><br> |  |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation<br>and clock skew, across channels driven by the same PLL. The clock is included in the TCCS<br>measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|        | t <sub>duty</sub>                                     | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| т      |                                                       | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|        |                                                       | $(TUI = 1/(receiver input clock frequency multiplication factor) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|        | t <sub>outpj_i0</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|        | <b>t</b> <sub>RISE</sub>                              | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| U      |                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

| Letter | Subject              | Definitions                                                                                                                                                      |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |
| X      |                      |                                                                                                                                                                  |
| Y      | —                    | —                                                                                                                                                                |
| Z      |                      |                                                                                                                                                                  |

#### Table 60. Glossary (Part 4 of 4)

## Table 61. Document Revision History (Part 2 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                                         |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.</li> </ul>                                                                                                                                        |  |
|               |         | <ul> <li>Added the I3YY speed grade to the V<sub>CC</sub> description in Table 6.</li> </ul>                                                                                                                                                    |  |
|               |         | <ul> <li>Added the I3YY speed grade to V<sub>CCHIP_L</sub>, V<sub>CCHIP_R</sub>, V<sub>CCHSSI_L</sub>, and V<sub>CCHSSI_R</sub> descriptions in<br/>Table 7.</li> </ul>                                                                         |  |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                                      |  |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                                          |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 23.</li> </ul>                                                                                                                                                                        |  |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 25.</li> </ul>                                                                                                                        |  |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 26.</li> </ul>                                                                                                                        |  |
|               |         | <ul> <li>Changed CDR PPM tolerance in Table 28.</li> </ul>                                                                                                                                                                                      |  |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                                        |  |
|               | 3.3     | <ul> <li>Changed the mode descriptions for MLAB and M20K in Table 33.</li> </ul>                                                                                                                                                                |  |
|               |         | <ul> <li>Changed the Max value of f<sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.</li> </ul>                                                                                                                           |  |
| November 2014 |         | <ul> <li>Changed the frequency ranges for C1 and C2 in Table 39.</li> </ul>                                                                                                                                                                     |  |
|               |         | <ul> <li>Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.</li> </ul>                                                                                                                                                              |  |
|               |         | <ul> <li>Added note about nSTATUS to Table 50, Table 51, Table 54.</li> </ul>                                                                                                                                                                   |  |
|               |         | <ul> <li>Changed the available settings in Table 58.</li> </ul>                                                                                                                                                                                 |  |
|               |         | <ul> <li>Changed the note in "Periphery Performance".</li> </ul>                                                                                                                                                                                |  |
|               |         | <ul> <li>Updated the "I/O Standard Specifications" section.</li> </ul>                                                                                                                                                                          |  |
|               |         | <ul> <li>Updated the "Raw Binary File Size" section.</li> </ul>                                                                                                                                                                                 |  |
|               |         | <ul> <li>Updated the receiver voltage input range in Table 22.</li> </ul>                                                                                                                                                                       |  |
|               |         | <ul> <li>Updated the max frequency for the LVDS clock network in Table 36.</li> </ul>                                                                                                                                                           |  |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                                           |  |
|               |         | <ul> <li>Updated Table 23 VO<sub>CM</sub> (DC Coupled) condition.</li> </ul>                                                                                                                                                                    |  |
|               |         | Updated Table 6 and Table 7.                                                                                                                                                                                                                    |  |
|               |         | <ul> <li>Added the DCLK specification to Table 55.</li> </ul>                                                                                                                                                                                   |  |
|               |         | Updated the notes for Table 47.                                                                                                                                                                                                                 |  |
|               |         | <ul> <li>Updated the list of parameters for Table 56.</li> </ul>                                                                                                                                                                                |  |
| November 2013 | 3.2     | Updated Table 28                                                                                                                                                                                                                                |  |
| November 2013 | 3.1     | Updated Table 33                                                                                                                                                                                                                                |  |
| November 2013 | 3.0     | Updated Table 23 and Table 28                                                                                                                                                                                                                   |  |
| October 2013  | 2.9     | <ul> <li>Updated the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                          |  |
|               | 2.8     | <ul> <li>Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59</li> </ul> |  |
| Uctober 2013  |         | <ul> <li>Added Figure 1 and Figure 3</li> </ul>                                                                                                                                                                                                 |  |
|               |         | <ul> <li>Added the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                            |  |
|               |         | <ul> <li>Removed all "Preliminary" designations.</li> </ul>                                                                                                                                                                                     |  |

 Table 61. Document Revision History (Part 3 of 3)

| Date          | Version  | Changes                                                                                                                                                                                                                             |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                               |
| May 2013      | 2.7      | Added Table 24, Table 48                                                                                                                                                                                                            |
|               |          | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |
| February 2013 | 26       | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |
|               |          | Updated "Maximum Allowed Overshoot and Undershoot Voltage"                                                                                                                                                                          |
|               |          | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |
|               |          | Added Table 33                                                                                                                                                                                                                      |
|               |          | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |
|               |          | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |
| December 2012 | 2.5      | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |
|               |          | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |
|               |          | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |
|               |          | Added "Initialization"                                                                                                                                                                                                              |
|               |          | Added "Raw Binary File Size"                                                                                                                                                                                                        |
|               |          | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |
| June 2012     | 2.4      | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |
|               |          | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |
|               |          | Changed title of document to <i>Stratix V Device Datasheet</i> .                                                                                                                                                                    |
|               |          | <ul> <li>Removed document from the Stratix V handbook and made it a separate document.</li> </ul>                                                                                                                                   |
| February 2012 | 2.3      | ■ Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                       |
| December 2011 | 22       | ■ Added Table 2–31.                                                                                                                                                                                                                 |
| December 2011 | 2.2      | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |
|               | 2011 2.1 | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |
| November 2011 |          | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |
|               |          | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |
|               | 2.0      | ■ Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and Table 2–24.                                                                                                                                    |
| May 2011      |          | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |
|               |          | Chapter moved to Volume 1.                                                                                                                                                                                                          |
|               |          | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |
|               |          | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |
| December 2010 | 1.1      | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |
|               |          | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |
| July 2010     | 1.0      | Initial release.                                                                                                                                                                                                                    |