### Intel - 5SGXEA5H2F35I3N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 46080000                                                   |
| Number of I/O                  | 552                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5h2f35i3n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                          |    |         |     |          |          |         |                    | ·   |
|--------------------------|----|---------|-----|----------|----------|---------|--------------------|-----|
| Transceiver Speed        |    |         |     | Core Spe | ed Grade |         |                    |     |
| Grade                    | C1 | C2, C2L | C3  | C4       | 12, 12L  | 13, 13L | <b>I</b> 3YY       | 14  |
| 3<br>GX channel—8.5 Gbps | _  | Yes     | Yes | Yes      | _        | Yes     | Yes <sup>(4)</sup> | Yes |

### Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering <sup>(1), (2), (3)</sup> (Part 2 of 2)

Notes to Table 1:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

(3) C2L, I2L, and I3L speed grades are for low-power devices.

(4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices. **Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering** <sup>(1)</sup>, <sup>(2)</sup>

| Transseiver Speed Grade                            |     | Core Speed Grade |     |     |  |  |  |  |
|----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|
| Transceiver Speeu draue                            | C1  | C2               | 12  | 13  |  |  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes              | _   | _   |  |  |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes              | Yes | Yes |  |  |  |  |

#### Notes to Table 2:

(1) C = Commercial temperature grade; I = Industrial temperature grade.

(2) Lower number refers to faster speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

| TANIC J. ANSULULC MAXIMUM NALINYS IVI SUALIX V DEVICES (FAIL I UI Z) | Table 3. | <b>Absolute Maximum</b> | Ratings | for Stratix \ | / Devices | (Part 1 of 2) |
|----------------------------------------------------------------------|----------|-------------------------|---------|---------------|-----------|---------------|
|----------------------------------------------------------------------|----------|-------------------------|---------|---------------|-----------|---------------|

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Table 5 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% of the duty cycle. For example, a signal that overshoots to 3.95 V can be at 3.95 V for only ~21% over the lifetime of the device; for a device lifetime of 10 years, the overshoot duration amounts to ~2 years.

|         |                  | saring transitions |                                                     |      |
|---------|------------------|--------------------|-----------------------------------------------------|------|
| Symbol  | Description      | Condition (V)      | Overshoot Duration as %<br>@ T <sub>J</sub> = 100°C | Unit |
|         |                  | 3.8                | 100                                                 | %    |
|         |                  | 3.85               | 64                                                  | %    |
| Vi (AC) |                  | 3.9                | 36                                                  | %    |
|         |                  | 3.95               | 21                                                  | %    |
|         | AC input voltage | 4                  | 12                                                  | %    |
|         |                  | 4.05               | 7                                                   | %    |
|         |                  | 4.1                | 4                                                   | %    |
|         |                  | 4.15               | 2                                                   | %    |
|         |                  | 4.2                | 1                                                   | %    |

Table 5. Maximum Allowed Overshoot During Transitions

### Figure 1. Stratix V Device Overshoot Duration



|                      |                                                                        | <b>Resistance Tolerance</b> |     |       |                 |        |      |
|----------------------|------------------------------------------------------------------------|-----------------------------|-----|-------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                  | C1  | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V  | ±30 | ±30   | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V   | ±35 | ±35   | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V   | ±25 | ±25   | ±25             | ±25    | %    |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

### Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big) \label{eq:ROCT}$$

### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) |
|----------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------|

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |  |
|--------|--------------------------------------------------|-----------------------|---------|------|--|
|        |                                                  | 3.0                   | 0.0297  |      |  |
| dR/dV  |                                                  | 2.5                   | 0.0344  |      |  |
|        | OCT variation with voltage without recalibration | 1.8                   | 0.0499  | %/mV |  |
|        |                                                  | 1.5                   | 0.0744  |      |  |
|        |                                                  | 1.2                   | 0.1241  |      |  |

### **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

| Symbol          | Description                                                                   | V <sub>CCIO</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |  |  |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|--|--|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |  |  |
|                 |                                                                               | 2.5 ±5% 25                                         |                      |      |  |  |
| R <sub>PU</sub> | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |  |  |
|                 | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |  |  |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |  |  |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |  |  |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |  |  |

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

Notes to Table 16:

(1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.

(2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .

- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (4) These specifications are valid with a  $\pm 10\%$  tolerance to cover changes over PVT.

### I/O Standard Specifications

Table 17 through Table 22 list the input voltage (V<sub>IH</sub> and V<sub>IL</sub>), output voltage (V<sub>OH</sub> and V<sub>OL</sub>), and current drive characteristics (I<sub>OH</sub> and I<sub>OL</sub>) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The V<sub>OL</sub> and V<sub>OH</sub> values are valid at the corresponding I<sub>OH</sub> and I<sub>OL</sub>, respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

| I/O      |       | V <sub>ccio</sub> (V) |       | VII  | ∟ <b>(V)</b>                | VIH                         | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | I <sub>OL</sub> | I <sub>oh</sub> |
|----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| Standard | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mA)            | (mA)            |
| LVTTL    | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2              |
| LVCMOS   | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | $V_{CCIO} - 0.2$            | 0.1             | -0.1            |
| 2.5 V    | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1              |
| 1.8 V    | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCI0</sub> + 0.3 | 0.45                        | V <sub>CCI0</sub> –<br>0.45 | 2               | -2              |
| 1.5 V    | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V    | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 *<br>V <sub>CCI0</sub> | 0.65 *<br>V <sub>CCI0</sub> | V <sub>CCI0</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |

Table 17. Single-Ended I/O Standards for Stratix V Devices

| I/O                    |      | V <sub>ccio</sub> (V) |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         |                                 | V <sub>X(AC)</sub> (V)    |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(/</sub> | <sub>AC)</sub> (V)          |
|------------------------|------|-----------------------|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------|-----------------------------|
| Standard               | Min  | Тур                   | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2                   | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCI0</sub> | 0.3                | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2                   | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCI0</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44               | 0.44                        |

### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   | Vc    | <sub>cio</sub> (V) | (10)                  |                        | V <sub>ID</sub> (mV) <sup>(8)</sup> |                      |                    | V <sub>ICM(DC)</sub> (V)       |                       |                        | V <sub>OD</sub> (V) <sup>(6)</sup> |                   |                     | V <sub>OCM</sub> (V) <sup>(6)</sup> |       |  |
|---------------------------------------|-------|--------------------|-----------------------|------------------------|-------------------------------------|----------------------|--------------------|--------------------------------|-----------------------|------------------------|------------------------------------|-------------------|---------------------|-------------------------------------|-------|--|
| Standard                              | Min   | Тур                | Max                   | Min                    | Condition                           | Max                  | Min                | Condition                      | Max                   | Min                    | Тур                                | Max               | Min                 | Тур                                 | Max   |  |
| PCML                                  | Trar  | nsmitte            | er, receiv<br>transmi | ver, and<br>itter, rec | input referer<br>ceiver, and re     | nce cloo<br>eference | ck pins<br>e clock | of the high-s<br>I/O pin speci | peed tra<br>fications | nsceiver<br>, refer to | rs use<br>o Table                  | the PC<br>e 23 on | ML I/O s<br>page 18 | standard<br>3.                      | . For |  |
| 2.5 V                                 | 2 375 | 25                 | 2 625                 | 100                    | V <sub>CM</sub> =                   | _                    | 0.05               | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   | 0.247                  | _                                  | 0.6               | 1.125               | 1.25                                | 1.375 |  |
| LVDS <sup>(1)</sup>                   | 2.575 | 2.0                | 2.025                 | 100                    | 1.25 V                              | _                    | 1.05               | D <sub>MAX</sub> ><br>700 Mbps | 1.55                  | 0.247                  | _                                  | 0.6               | 1.125               | 1.25                                | 1.375 |  |
| BLVDS (5)                             | 2.375 | 2.5                | 2.625                 | 100                    | _                                   | _                    | _                  | _                              | _                     | _                      | _                                  | —                 | _                   | —                                   |       |  |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5                | 2.625                 | 100                    | V <sub>CM</sub> =<br>1.25 V         | _                    | 0.3                | _                              | 1.4                   | 0.1                    | 0.2                                | 0.6               | 0.5                 | 1.2                                 | 1.4   |  |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5                | 2.625                 | 200                    | _                                   | 600                  | 0.4                | _                              | 1.325                 | 0.25                   | _                                  | 0.6               | 1                   | 1.2                                 | 1.4   |  |
| LVPECL (4                             | _     | _                  | _                     | 300                    | _                                   |                      | 0.6                | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                   |                        | _                                  | _                 | _                   | _                                   | _     |  |
| ), (9)                                |       |                    |                       | 300                    |                                     |                      | 1                  | D <sub>MAX</sub> ><br>700 Mbps | 1.6                   |                        |                                    |                   |                     |                                     |       |  |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

| Symbol/                                                        | Conditions                                             | s         | Transceive<br>peed Grade | r<br>2       | S                        | Unit         |              |            |
|----------------------------------------------------------------|--------------------------------------------------------|-----------|--------------------------|--------------|--------------------------|--------------|--------------|------------|
| Description                                                    |                                                        | Min       | Тур                      | Max          | Min                      | Тур          | Max          |            |
| Reference Clock                                                |                                                        |           |                          |              |                          |              |              | 1          |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN | IL, 1.4-V PC             | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe  | rential LVPE | ECL, LVDS, |
| otanuarus                                                      | RX reference<br>clock pin                              |           | 1.4-V PCML               | ., 1.5-V PCM | IL, 2.5-V PC             | ML, LVPEC    | L, and LVDS  | 6          |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> |                                                        | 40        | _                        | 710          | 40                       | _            | 710          | MHz        |
| Input Reference Clock<br>Frequency (ATX PLL) <sup>(6)</sup>    | _                                                      | 100       | _                        | 710          | 100                      | _            | 710          | MHz        |
| Rise time                                                      | 20% to 80%                                             | _         |                          | 400          | _                        | _            | 400          |            |
| Fall time                                                      | 80% to 20%                                             |           |                          | 400          | —                        | _            | 400          | ps         |
| Duty cycle                                                     | —                                                      | 45        | _                        | 55           | 45                       | _            | 55           | %          |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30        | _                        | 33           | 30                       | _            | 33           | kHz        |
| Spread-spectrum<br>downspread                                  | PCle                                                   | _         | 0 to -0.5                | _            | _                        | 0 to -0.5    | _            | %          |
| On-chip termination resistors <sup>(19)</sup>                  | _                                                      | _         | 100                      | _            | _                        | 100          | _            | Ω          |
| Absolute V <sub>MAX</sub> <sup>(3)</sup>                       | Dedicated<br>reference<br>clock pin                    | _         | _                        | 1.6          | _                        | _            | 1.6          | V          |
|                                                                | RX reference<br>clock pin                              | _         | _                        | 1.2          | _                        | _            | 1.2          |            |
| Absolute V <sub>MIN</sub>                                      | —                                                      | -0.4      |                          | —            | -0.4                     | —            |              | V          |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200       | _                        | 1600         | 200                      | _            | 1600         | mV         |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |           | 1050/1000 <sup>(,</sup>  | 2)           | 1                        | 050/1000 (   | 2)           | mV         |
|                                                                | RX reference clock pin                                 | 1         | .0/0.9/0.85 (            | 22)          | 1.                       | 0/0.9/0.85 ( | (22)         | V          |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250       | _                        | 550          | 250                      | _            | 550          | mV         |

### Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)<sup>(1)</sup>

|  | Table 28. | <b>Transceiver S</b> | pecifications | for Stratix V | GT Devices | (Part 4 of 5) (1) |
|--|-----------|----------------------|---------------|---------------|------------|-------------------|
|--|-----------|----------------------|---------------|---------------|------------|-------------------|

| Symbol/                                                            | Conditions                                   | s      | Transceive<br>peed Grade | r<br>2                         | ר<br>Sp | Fransceive<br>Deed Grade | r<br>3                         | Unit |  |  |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|---------|--------------------------|--------------------------------|------|--|--|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min     | Тур                      | Max                            |      |  |  |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600  |                          | 25,780                         | Mbps |  |  |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | —                              |         | 100                      | _                              | Ω    |  |  |
| termination resistors                                              | GX channels                                  |        |                          |                                | (8)     |                          |                                |      |  |  |
|                                                                    | GT channels                                  | _      | 500                      | _                              |         | 500                      | _                              | mV   |  |  |
| V <sub>OCM</sub> (AC Coupled)                                      | GX channels                                  |        | •                        |                                | •       |                          |                                |      |  |  |
| Dice/Fell time                                                     | GT channels                                  | _      | 15                       | —                              | ps      |                          |                                |      |  |  |
| Rise/Fail lime                                                     | GX channels                                  |        |                          |                                | (8)     |                          |                                |      |  |  |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)     |                          |                                |      |  |  |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        | (8)                      |                                |         |                          |                                |      |  |  |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  | (8)    |                          |                                |         |                          |                                |      |  |  |
| CMU PLL                                                            |                                              |        |                          |                                |         |                          |                                |      |  |  |
| Supported Data Range                                               | —                                            | 600    |                          | 12500                          | 600     |                          | 8500                           | Mbps |  |  |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1       | _                        | —                              | μs   |  |  |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | _       | _                        | 10                             | μs   |  |  |
| ATX PLL                                                            |                                              |        |                          |                                |         |                          |                                |      |  |  |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000    | _                        | 8500                           | Mbps |  |  |
|                                                                    | L=4                                          | 4000   | —                        | 6600                           | 4000    | _                        | 6600                           | Mbps |  |  |
| Supported Data Rate                                                | L=8                                          | 2000   | —                        | 3300                           | 2000    | _                        | 3300                           | Mbps |  |  |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000    | _                        | 1762.5                         | Mbps |  |  |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800    | _                        | 12890                          | Mbps |  |  |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1       | _                        | —                              | μs   |  |  |
| t <sub>pll_lock</sub> <sup>(14)</sup>                              | —                                            | _      | —                        | 10                             | _       | _                        | 10                             | μs   |  |  |
| fPLL                                                               |                                              |        |                          |                                |         |                          |                                |      |  |  |
| Supported Data Range                                               |                                              | 600    |                          | 3250/<br>3.125 <sup>(23)</sup> | 600     |                          | 3250/<br>3.125 <sup>(23)</sup> | Mbps |  |  |
| t <sub>pll_powerdown</sub> <sup>(13)</sup>                         | —                                            | 1      | —                        | —                              | 1       | —                        | —                              | μs   |  |  |

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

### **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance                 |                          |        |      |  |  |  |  |
|------------------------------|-----------------------------|--------------------------|--------|------|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and<br>I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |
| Global and<br>Regional Clock | 717                         | 650                      | 580    | MHz  |  |  |  |  |
| Periphery Clock              | 550                         | 500                      | 500    | MHz  |  |  |  |  |

### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

## **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to  $85^{\circ}$ C) and the industrial junction temperature range (-40° to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                   | Parameter                                                                                                | Min | Тур | Max                | Unit |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   |     | 800 (1)            | MHz  |
| f <sub>IN</sub>          | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   |     | 800 (1)            | MHz  |
|                          | Input clock frequency (C4, I4 speed grades)                                                              | 5   | —   | 650 <sup>(1)</sup> | MHz  |
| f <sub>INPFD</sub>       | Input frequency to the PFD                                                                               | 5   | —   | 325                | MHz  |
| f <sub>FINPFD</sub>      | Fractional Input clock frequency to the PFD                                                              | 50  | —   | 160                | MHz  |
|                          | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>VCO</sub> (9)     | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 |     | 1600               | MHz  |
|                          | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | —   | 1300               | MHz  |
| t <sub>einduty</sub>     | Input clock or external feedback clock input duty cycle                                                  | 40  | —   | 60                 | %    |
|                          | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 <sup>(2)</sup> | MHz  |
| f <sub>OUT</sub>         | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     |     |     | 650 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          |     |     | 580 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        |     |     | 800 <sup>(2)</sup> | MHz  |
| f <sub>OUT_EXT</sub>     | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 |     |     | 667 <sup>(2)</sup> | MHz  |
|                          | Output frequency for an external clock output (C4, I4 speed grades)                                      |     |     | 553 <sup>(2)</sup> | MHz  |
| t <sub>outduty</sub>     | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                | _   |     | 10                 | ns   |
| f <sub>dyconfigclk</sub> | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                |     | _   | 100                | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                      |     |     | 1                  | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) |     |     | 1                  | ms   |
|                          | PLL closed-loop low bandwidth                                                                            | —   | 0.3 | —                  | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                         | —   | 1.5 | —                  | MHz  |
|                          | PLL closed-loop high bandwidth (7)                                                                       | —   | 4   | -                  | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                              | —   | —   | ±50                | ps   |
| t <sub>ARESET</sub>      | Minimum pulse width on the areset signal                                                                 | 10  | —   | _                  | ns   |

### Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

| Symbol           | Parameter                                                     | Min    | Тур  | Max   | Unit |
|------------------|---------------------------------------------------------------|--------|------|-------|------|
| f <sub>RES</sub> | Resolution of VCO frequency ( $f_{INPFD} = 100 \text{ MHz}$ ) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

(1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.

(2) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition: a. Upstream PLL: 0.59Mhz ≤ Upstream PLL BW < 1 MHz b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.05-0.95 must be  $\geq$  1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The  $f_{VC0}$  for fractional value range 0.20-0.80 must be  $\geq$  1200 MHz.

### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

|                                              |     |         | F          | Peformanc | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
| Modes using one DSP                          |     |         |            |           |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two l | DSPs      |                  |     |     | ·    |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

### Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

## **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Sumbol Conditions                                                                                      |                                            | C1  |     |     | C2, C2L, I2, I2L |     | C3, I3, I3L, I3YY |     |     |            | 11  |     |            |      |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|------------------|-----|-------------------|-----|-----|------------|-----|-----|------------|------|
| Symbol                                                                                                 | Conditions                                 | Min | Тур | Max | Min              | Тур | Max               | Min | Тур | Max        | Min | Тур | Max        | UNIT |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 800 | 5                |     | 800               | 5   |     | 625        | 5   |     | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5                |     | 800               | 5   |     | 625        | 5   |     | 525        | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   | _   | 520 | 5                |     | 520               | 5   | _   | 420        | 5   | _   | 420        | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                          | 5   | _   | 800 | 5                | _   | 800               | 5   | _   | 625<br>(5) | 5   | _   | 525<br>(5) | MHz  |

| Speed Grade | Min | Max | Unit |
|-------------|-----|-----|------|
| C4,I4       | 8   | 16  | ps   |

### Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 40:

(1) The typical value equals the average of the minimum and maximum values.

(2) The delay settings are linear with a cumulative delay variation of 40 ps for all speed grades. For example, when using a -2 speed grade and applying a 10-phase offset setting to a 90° phase shift at 400 MHz, the expected average cumulative delay is [625 ps + (10 × 10 ps) ± 20 ps] = 725 ps ± 20 ps.

Table 41 lists the DQS phase shift error for Stratix V devices.

Table 41. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Stratix V Devices <sup>(1)</sup>

| Number of DQS Delay<br>Buffers | C1  | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,14 | Unit |
|--------------------------------|-----|------------------|-------------------|-------|------|
| 1                              | 28  | 28               | 30                | 32    | ps   |
| 2                              | 56  | 56               | 60                | 64    | ps   |
| 3                              | 84  | 84               | 90                | 96    | ps   |
| 4                              | 112 | 112              | 120               | 128   | ps   |

Notes to Table 41:

(1) This error specification is the absolute maximum and minimum error. For example, skew on three DQS delay buffers in a -2 speed grade is  $\pm 78$  ps or  $\pm 39$  ps.

Table 42 lists the memory output clock jitter specifications for Stratix V devices.

| Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1 | <sup>),</sup> (Part 1 of 2) <sup>(2), (3)</sup> |
|-----------------------------------------------------------------------------|-------------------------------------------------|
|-----------------------------------------------------------------------------|-------------------------------------------------|

| Clock<br>Network | Parameter Symbol                |                      | C    | C1 C2, C2L, I2, I2L |      | C3, I3, I3L,<br>I3YY C4 |       | ,14  | Unit  |      |    |
|------------------|---------------------------------|----------------------|------|---------------------|------|-------------------------|-------|------|-------|------|----|
|                  |                                 | -                    | Min  | Max                 | Min  | Max                     | Min   | Max  | Min   | Max  |    |
|                  | Clock period jitter             | $t_{JIT(per)}$       | -50  | 50                  | -50  | 50                      | -55   | 55   | -55   | 55   | ps |
| Regional         | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$ | -100 | 100                 | -100 | 100                     | -110  | 110  | -110  | 110  | ps |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$      | -50  | 50                  | -50  | 50                      | -82.5 | 82.5 | -82.5 | 82.5 | ps |
|                  | Clock period jitter             | $t_{JIT(per)}$       | -75  | 75                  | -75  | 75                      | -82.5 | 82.5 | -82.5 | 82.5 | ps |
| Global           | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$ | -150 | 150                 | -150 | 150                     | -165  | 165  | -165  | 165  | ps |
|                  | Duty cycle jitter               | $t_{JIT(duty)}$      | -75  | 75                  | -75  | 75                      | -90   | 90   | -90   | 90   | ps |

| Clock        | Parameter                       | Symbol            | C     | 1    | C2, C2L | , 12, 12L | C3, I3<br>I3 | 8, <b>13L</b> ,<br>YY | C4  | ,14 | Unit |
|--------------|---------------------------------|-------------------|-------|------|---------|-----------|--------------|-----------------------|-----|-----|------|
| NELWUIK      |                                 |                   | Min   | Max  | Min     | Max       | Min          | Max                   | Min | Max |      |
|              | Clock period jitter             | $t_{JIT(per)}$    | -25   | 25   | -25     | 25        | -30          | 30                    | -35 | 35  | ps   |
| PHY<br>Clock | Cycle-to-cycle period<br>jitter | $t_{\rm JIT(cc)}$ | -50   | 50   | -50     | 50        | -60          | 60                    | -70 | 70  | ps   |
|              | Duty cycle jitter               | $t_{JIT(duty)}$   | -37.5 | 37.5 | -37.5   | 37.5      | -45          | 45                    | -56 | 56  | ps   |

### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

### **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  | —   | —    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT<br>code to shift out                                                                                    | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) |     | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                 | Parameter                                         | Minimum                                                                                                    | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        |                                                                                                            | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                                                          |                      | μS    |
| t <sub>status</sub>    | nSTATUS low pulse width                           | 268                                                                                                        | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                                                          | 1,506 <sup>(3)</sup> | μS    |
| t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK         | 1,506                                                                                                      |                      | μS    |
| t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK         | 2                                                                                                          |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                                                                        | _                    | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | 0                                                                                                          | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times1/f_{MAX}$                                                                                      |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times1/f_{MAX}$                                                                                      | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                                                                         |                      | S     |
| 4                      | DCLK frequency (FPP ×8/×16)                       | —                                                                                                          | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(4)</sup>        | 175                                                                                                        | 437                  | μS    |
| +                      | CONTR DOWN high to CT WARD analysis               | 4 × maximum                                                                                                |                      |       |
| LCD2CU                 | CONF_DONE HIGH to CLEOSE enabled                  | DCLK period                                                                                                | —                    | _     |
| t <sub>cD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $\begin{array}{c} t_{\text{CD2CU}} + \\ (8576 \times \text{CLKUSR} \\ \text{period}) \ ^{(5)} \end{array}$ |                      | _     |

### Notes to Table 50:

(1) Use these timing parameters when the decompression and design security features are disabled.

(2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(3) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

| Table 51. | <b>FPP</b> Timing | Parameters f | or Stratix V                            | <b>Devices</b> When | the DCLK-te | o-DATA[] Ratio                        | is >1 ( | 1) |
|-----------|-------------------|--------------|-----------------------------------------|---------------------|-------------|---------------------------------------|---------|----|
|           |                   |              | ••••••••••••••••••••••••••••••••••••••• |                     |             | • • • • • • • • • • • • • • • • • • • |         |    |

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                |                      | μS    |
| t <sub>STATUS</sub>    | nSTATUS low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                                            |                      | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                                |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                              |                      | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | N-1/f <sub>DCLK</sub> (5)                                        |                      | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               |                      | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | —                                                                | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | —                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | —                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                                       | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{\text{DCLK}}$  is the DCLK frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

## **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

| Fable 52. | DCLK Frequency | Specification in th | e AS Configuration | Scheme <sup>(1),</sup> | (2) |
|-----------|----------------|---------------------|--------------------|------------------------|-----|
|-----------|----------------|---------------------|--------------------|------------------------|-----|

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

(1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

(2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.





### Notes to Figure 14:

- (1) If you are using AS  $\times 4$  mode, this signal represents the AS\_DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or CLKUSR pin.
- (3) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

| Table JS. As fining falancees for as $\times 1$ and as $\times 4$ configurations in straits V devices $(2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,$ | Table 53. | AS Timing | <b>Parameters for AS</b> | $\times$ 1 and AS $\times$ 4 Confi | gurations in Stratix V | / Devices <sup>(1), (2)</sup> | (Part 1 of 2) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------------------|------------------------------------|------------------------|-------------------------------|---------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|--------------------------|------------------------------------|------------------------|-------------------------------|---------------|

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATA0/ASDO output   | —       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |

| Symbol              | Parameter                                         | Minimum                                        | Maximum | Units |
|---------------------|---------------------------------------------------|------------------------------------------------|---------|-------|
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode $(3)$                 | 175                                            | 437     | μS    |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | 4 × maximum DCLK period                        | _       | —     |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>cd2cu</sub> + (8576 ×<br>clkusr period) | _       | —     |

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 53:

(1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(2) t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CF2ST0</sub>, t<sub>CF6</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in Table 54 on page 63.

(3) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **Passive Serial Configuration Timing**

Figure 15 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device, MAX V device, or microprocessor as an external host.

Figure 15. PS Configuration Timing Waveform <sup>(1)</sup>



#### Notes to Figure 15:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power-up, the Stratix V device holds nSTATUS low for the time of the POR delay.
- (3) After power-up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 54 lists the PS configuration timing parameters for Stratix V devices.

Table 54. PS Timing Parameters for Stratix V Devices

| Symbol                 | Parameter                                         | Minimum                                             | Maximum              | Units |
|------------------------|---------------------------------------------------|-----------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                   | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                   | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                   | —                    | μS    |
| t <sub>status</sub>    | nSTATUS low pulse width                           | 268                                                 | 1,506 <sup>(1)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                   | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                               | —                    | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                   | —                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                 | —                    | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | 0                                                   | —                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                              | —                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                  | —                    | S     |
| f <sub>MAX</sub>       | DCLK frequency                                    | —                                                   | 125                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                 | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                          | _                    | _     |
| t <sub>cd2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) <sup>(4)</sup> | _                    | _     |

### Notes to Table 54:

(1) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.

(3) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

(4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section.

(5) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

## Initialization

Table 55 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency.

| Table 55. | Initialization | <b>Clock Source</b> | Option | and the | Maximum | Frequency |
|-----------|----------------|---------------------|--------|---------|---------|-----------|
|           |                |                     |        |         |         |           |

| Initialization Clock<br>Source | Configuration Schemes Maximum<br>Frequency |          | Minimum Number of Clock<br>Cycles <sup>(1)</sup> |  |
|--------------------------------|--------------------------------------------|----------|--------------------------------------------------|--|
| Internal Oscillator            | AS, PS, FPP                                | 12.5 MHz |                                                  |  |
| CLKUSR                         | AS, PS, FPP <sup>(2)</sup>                 | 125 MHz  | 8576                                             |  |
| DCLK                           | PS, FPP                                    | 125 MHz  |                                                  |  |

### Notes to Table 55:

(1) The minimum number of clock cycles required for device initialization.

(2) To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box.

| Letter | Subject              | Definitions                                                                                                                                                      |  |  |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | V <sub>CM(DC)</sub>  | DC common mode input voltage.                                                                                                                                    |  |  |
|        | V <sub>ICM</sub>     | Input common mode voltage—The common mode of the differential signal at the receiver.                                                                            |  |  |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |  |  |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |  |  |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |  |  |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |  |  |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |  |  |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |  |  |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |  |  |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |  |  |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |  |  |
|        | V <sub>OCM</sub>     | Output common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |  |  |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |  |  |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |  |  |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |  |  |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |  |  |
| W      | W                    | High-speed I/O block—clock boost factor                                                                                                                          |  |  |
| X      |                      |                                                                                                                                                                  |  |  |
| Y      | —                    | —                                                                                                                                                                |  |  |
| Z      |                      |                                                                                                                                                                  |  |  |

### Table 60. Glossary (Part 4 of 4)

# **Document Revision History**

Table 61 lists the revision history for this chapter.

 Table 61. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                                                                               |  |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| June 2018     | 3.9     | <ul> <li>Added the "Stratix V Device Overshoot Duration" figure.</li> </ul>                                                                                                                           |  |  |
|               | 3.8     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V<br/>Devices" table.</li> </ul>                                                                   |  |  |
|               |         | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>                               |  |  |
| April 2017    |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>                                  |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |  |
|               |         | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source<br/>Option and the Maximum Frequency" table.</li> </ul>                                                 |  |  |
| June 2016     | 3.7     | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>                                       |  |  |
|               |         | <ul> <li>Added the I<sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices"<br/>table.</li> </ul>                                                                        |  |  |
| December 2015 | 3.6     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |  |
| December 2015 | 3.5     | <ul> <li>Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                            |  |  |
|               |         | <ul> <li>Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V<br/>Devices" table.</li> </ul>                                                                            |  |  |
|               | 3.4     | • Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                                          |  |  |
|               |         | <ul> <li>"Transceiver Specifications for Stratix V GX and GS Devices"</li> </ul>                                                                                                                      |  |  |
|               |         | <ul> <li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li> </ul>                                                                                                                            |  |  |
|               |         | <ul> <li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li> </ul>                                                                                                                                 |  |  |
| July 2015     |         | <ul> <li>Changed the conditions for reference clock rise and fall time, and added a note to the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                    |  |  |
|               |         | <ul> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins"<br/>specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul> |  |  |
|               |         | <ul> <li>Changed the t<sub>c0</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table.</li> </ul>                                         |  |  |
|               |         | <ul> <li>Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br/>Stratix V GX and GS Devices" table.</li> </ul>                                                      |  |  |