# E·XFL

### Intel - 5SGXEA5K1F35C2N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 46080000                                                   |
| Number of I/O                  | 432                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5k1f35c2n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                                                                                                                                                                                                      | Description                                                  | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
|                                                                                                                                                                                                             |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
| $V_{CCR_GXBR}$ (2) $V_{CCR_GTBR}$ $V_{CCT_GXBL}$ (2) $V_{CCT_GXBR}$ (2)                                                                                                                                     | Receiver analog power supply (right side)                    |            | 0.87                   | 0.90    | 0.93                   | v    |
| (2)                                                                                                                                                                                                         | neceiver analog power supply (right side)                    | ux, us, ui | 0.97                   | 1.0     | 1.03                   | v    |
| M                                                                                                                                                                                                           |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCR_GTBR</sub>                                                                                                                                                                                       | Receiver analog power supply for GT channels (right side)    | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCT_GXBL</sub>                                                                                                                                                                                       |                                                              |            | 0.82                   | 0.85    | 0.88                   |      |
|                                                                                                                                                                                                             | Transmitter analog newer supply (left side)                  |            | 0.87                   | 0.90    | 0.93                   |      |
| (2) _                                                                                                                                                                                                       | Transmitter analog power supply (left side)                  | un, uo, ui | 0.97                   | 1.0     | 1.03                   | v    |
|                                                                                                                                                                                                             |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| V <sub>CCT_GXBR</sub>                                                                                                                                                                                       |                                                              | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                                                                                                                                                                                                             | Transmitter analog newer supply (right side)                 |            | 0.87                   | 0.90    | 0.93                   |      |
| (2) _                                                                                                                                                                                                       | Transmitter analog power supply (light side)                 |            | 0.97                   | 1.0     | 1.03                   |      |
| V <sub>CCR_GXBR</sub> F       V <sub>CCR_GTBR</sub> F       V <sub>CCT_GXBL</sub> T       V <sub>CCT_GXBR</sub> T       V <sub>CCT_GTBR</sub> T       V <sub>CCL_GTBR</sub> T       V <sub>CCH_GXBL</sub> T |                                                              |            | 1.03                   | 1.05    | 1.07                   |      |
| $V_{CCT_GTBR}$                                                                                                                                                                                              | Transmitter analog power supply for GT channels (right side) | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| $V_{CCL\_GTBR}$                                                                                                                                                                                             | Transmitter clock network power supply                       | GT         | 1.02                   | 1.05    | 1.08                   | V    |
| V <sub>CCH_GXBL</sub>                                                                                                                                                                                       | Transmitter output buffer power supply (left side)           | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCH_GXBR</sub>                                                                                                                                                                                       | Transmitter output buffer power supply (right side)          | GX, GS, GT | 1.425                  | 1.5     | 1.575                  | V    |

| Table 7. | <b>Recommended Transceiver Power Supply Operating Conditions for Stratix V GX</b> , | <b>GS</b> , and <b>GT</b> Devices |
|----------|-------------------------------------------------------------------------------------|-----------------------------------|
| (Part 2  | of 2)                                                                               |                                   |

### Notes to Table 7:

(1) This supply must be connected to 3.0 V if the CMU PLL, receiver CDR, or both, are configured at a base data rate > 6.5 Gbps. Up to 6.5 Gbps, you can connect this supply to either 3.0 V or 2.5 V.

(2) Refer to Table 8 to select the correct power supply level for your design.

(3) When using ATX PLLs, the supply must be 3.0 V.

(4) This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

|                      |                                                                        |                            | <b>Resistance Tolerance</b> |       |                 |        |      |
|----------------------|------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-----------------|--------|------|
| Symbol               | Description                                                            | Conditions                 | C1                          | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.8$ and 1.5 V | ±30                         | ±30   | ±40             | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCI0</sub> = 1.2 V  | ±35                         | ±35   | ±50             | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | V <sub>CCPD</sub> = 2.5 V  | ±25                         | ±25   | ±25             | ±25    | %    |

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 2 of 2)

Calibration accuracy for the calibrated series and parallel OCTs are applicable at the moment of calibration. When voltage and temperature conditions change after calibration, the tolerance may change.

OCT calibration is automatically performed at power-up for OCT-enabled I/Os. Table 13 lists the OCT variation with temperature and voltage after power-up calibration. Use Table 13 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration.

### Equation 1. OCT Variation Without Recalibration for Stratix V Devices (1), (2), (3), (4), (5), (6)

$$R_{OCT} \,=\, R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big) \label{eq:ROCT}$$

### Notes to Equation 1:

- (1) The  $R_{OCT}$  value shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power-up.
- (4)  $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power-up.
- (5) dR/dT is the percentage change of  $R_{\text{SCAL}}$  with temperature.
- (6) dR/dV is the percentage change of  $\mathsf{R}_{\mathsf{SCAL}}$  with voltage.

Table 13 lists the on-chip termination variation after power-up calibration.

| Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 1 of 2) |
|----------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------|

| Symbol          | Description                                      | V <sub>CCIO</sub> (V) | Typical | Unit |
|-----------------|--------------------------------------------------|-----------------------|---------|------|
|                 |                                                  | 3.0                   | 0.0297  |      |
| dR/dV OC<br>rec |                                                  | 2.5                   | 0.0344  |      |
|                 | OCT variation with voltage without recalibration | 1.8                   | 0.0499  | %/mV |
|                 |                                                  | 1.5                   | 0.0744  |      |
|                 |                                                  | 1.2                   | 0.1241  |      |

| Symbol | Description           | V <sub>CCIO</sub> (V) | Typical | Unit |  |
|--------|-----------------------|-----------------------|---------|------|--|
|        |                       | 3.0                   | 0.189   |      |  |
| dR/dT  |                       | 2.5                   | 0.208   |      |  |
|        | Without recalibration | 1.8                   | 0.266   | %/°C |  |
|        | without robalibration | 1.5                   | 0.273   |      |  |
|        |                       | 1.2                   | 0.317   |      |  |

Table 13. OCT Variation after Power-Up Calibration for Stratix V Devices (Part 2 of 2)<sup>(1)</sup>

### Note to Table 13:

(1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0° to 85°C.

### **Pin Capacitance**

Table 14 lists the Stratix V device family pin capacitance.

### Table 14. Pin Capacitance for Stratix V Devices

| Symbol             | Description                                                      | Value | Unit |
|--------------------|------------------------------------------------------------------|-------|------|
| CIOTB              | Input capacitance on the top and bottom I/O pins                 | 6     | pF   |
| C <sub>IOLR</sub>  | Input capacitance on the left and right I/O pins                 | 6     | рF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 6     | pF   |

### **Hot Socketing**

Table 15 lists the hot socketing specifications for Stratix V devices.

| Symbol                  | Description                                | Maximum             |
|-------------------------|--------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub> | DC current per I/O pin                     | 300 μA              |
| I <sub>IOPIN (AC)</sub> | AC current per I/O pin                     | 8 mA <sup>(1)</sup> |
| IXCVR-TX (DC)           | DC current per transceiver transmitter pin | 100 mA              |
| IXCVR-RX (DC)           | DC current per transceiver receiver pin    | 50 mA               |

### Note to Table 15:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{10PIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| Symbol/                                                            | Conditions                                             | Transceiver Speed<br>Grade 1 |                  |                       | Transceiver Speed<br>Grade 2                                      |                  |      | Transceiver Speed<br>Grade 3 |                  |      | Unit        |
|--------------------------------------------------------------------|--------------------------------------------------------|------------------------------|------------------|-----------------------|-------------------------------------------------------------------|------------------|------|------------------------------|------------------|------|-------------|
| Description                                                        |                                                        | Min                          | Тур              | Max                   | Min                                                               | Тур              | Max  | Min                          | Тур              | Max  |             |
| Spread-spectrum<br>downspread                                      | PCIe                                                   | _                            | 0 to<br>0.5      | _                     | _                                                                 | 0 to<br>0.5      | _    | _                            | 0 to<br>0.5      | _    | %           |
| On-chip<br>termination<br>resistors <sup>(21)</sup>                | _                                                      | _                            | 100              |                       | _                                                                 | 100              |      | _                            | 100              |      | Ω           |
| Absolute V <sub>MAX</sub> <sup>(5)</sup>                           | Dedicated<br>reference<br>clock pin                    | _                            | _                | 1.6                   | _                                                                 | _                | 1.6  | _                            | _                | 1.6  | V           |
|                                                                    | RX reference clock pin                                 | _                            |                  | 1.2                   |                                                                   | _                | 1.2  |                              |                  | 1.2  |             |
| Absolute V <sub>MIN</sub>                                          | —                                                      | -0.4                         | -                | _                     | -0.4                                                              | _                |      | -0.4                         | —                |      | V           |
| Peak-to-peak<br>differential input<br>voltage                      | _                                                      | 200                          | _                | 1600                  | 200                                                               | _                | 1600 | 200                          | _                | 1600 | mV          |
| V <sub>ICM</sub> (AC                                               | Dedicated<br>reference<br>clock pin                    | 1050/                        | (1000/90         | 00/850 <sup>(2)</sup> | 1050/1000/900/850 <sup>(2)</sup> 1050/1000/900/850 <sup>(2)</sup> |                  |      | 00/850 <sup>(2)</sup>        | mV               |      |             |
| coupled) (9                                                        | RX reference<br>clock pin                              | 1.0/0.9/0.85 <sup>(4)</sup>  |                  |                       | 1.0/0.9/0.85 <sup>(4)</sup>                                       |                  |      | 1.0/0.9/0.85 <sup>(4)</sup>  |                  |      | V           |
| V <sub>ICM</sub> (DC coupled)                                      | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                          |                  | 550                   | 250                                                               |                  | 550  | 250                          | _                | 550  | mV          |
|                                                                    | 100 Hz                                                 | —                            | —                | -70                   | —                                                                 | —                | -70  | —                            | —                | -70  | dBc/Hz      |
| Transmitter                                                        | 1 kHz                                                  | —                            | —                | -90                   | —                                                                 | —                | -90  | —                            | —                | -90  | dBc/Hz      |
| REFCLK Phase                                                       | 10 kHz                                                 | —                            | —                | -100                  | —                                                                 | —                | -100 | —                            | —                | -100 | dBc/Hz      |
| (622 MHz) <sup>(20)</sup>                                          | 100 kHz                                                | —                            | —                | -110                  | —                                                                 | —                | -110 | —                            | —                | -110 | dBc/Hz      |
|                                                                    | ≥1 MHz                                                 | —                            | —                | -120                  |                                                                   | —                | -120 | —                            | —                | -120 | dBc/Hz      |
| Transmitter<br>REFCLK Phase<br>Jitter<br>(100 MHz) <sup>(17)</sup> | 10 kHz to<br>1.5 MHz<br>(PCIe)                         | _                            | _                | 3                     | _                                                                 | _                | 3    | _                            | _                | 3    | ps<br>(rms) |
| R <sub>REF</sub> (19)                                              | _                                                      | _                            | 1800<br>±1%      | _                     | _                                                                 | 1800<br>±1%      | _    | _                            | 180<br>0<br>±1%  | _    | Ω           |
| Transceiver Clock                                                  | s                                                      |                              |                  |                       |                                                                   |                  |      |                              |                  |      |             |
| fixedclk <b>clock</b><br>frequency                                 | PCIe<br>Receiver<br>Detect                             |                              | 100<br>or<br>125 |                       |                                                                   | 100<br>or<br>125 |      | _                            | 100<br>or<br>125 |      | MHz         |

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 2 of 7)

### Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 6 of 7)

| Symbol/                                                               | Conditions                                   | Transceiver Speed<br>Grade 1 |     |                               | Transceiver Speed<br>Grade 2 |     |                               | Tran | Unit |                               |      |
|-----------------------------------------------------------------------|----------------------------------------------|------------------------------|-----|-------------------------------|------------------------------|-----|-------------------------------|------|------|-------------------------------|------|
| Description                                                           |                                              | Min                          | Тур | Max                           | Min                          | Тур | Max                           | Min  | Тур  | Max                           |      |
| Inter-transceiver<br>block transmitter<br>channel-to-<br>channel skew | xN PMA<br>bonded mode                        | _                            | _   | 500                           | _                            | _   | 500                           | _    | _    | 500                           | ps   |
|                                                                       |                                              |                              |     |                               |                              |     |                               |      |      |                               |      |
| Supported Data<br>Range                                               | _                                            | 600                          | _   | 12500                         | 600                          | _   | 12500                         | 600  | _    | 8500/<br>10312.5<br>(24)      | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | —                                            | 1                            |     |                               | 1                            |     |                               | 1    |      |                               | μs   |
| t <sub>pll_lock</sub> <sup>(16)</sup>                                 |                                              | —                            |     | 10                            | —                            | _   | 10                            | —    | _    | 10                            | μs   |
| ATX PLL                                                               |                                              |                              |     |                               |                              |     |                               |      |      |                               |      |
|                                                                       | VCO<br>post-divider<br>L=2                   | 8000                         | _   | 14100                         | 8000                         | _   | 12500                         | 8000 | _    | 8500/<br>10312.5<br>(24)      | Mbps |
| Supported Data                                                        | L=4                                          | 4000                         | _   | 7050                          | 4000                         | _   | 6600                          | 4000 | —    | 6600                          | Mbps |
| Rate Range                                                            | L=8                                          | 2000                         |     | 3525                          | 2000                         |     | 3300                          | 2000 |      | 3300                          | Mbps |
| nale nalige                                                           | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000                         | _   | 1762.5                        | 1000                         | _   | 1762.5                        | 1000 | _    | 1762.5                        | Mbps |
| t <sub>pll_powerdown</sub> (15)                                       | —                                            | 1                            | _   | —                             | 1                            | _   | —                             | 1    | _    | —                             | μs   |
| t <sub>pll_lock</sub> (16)                                            | —                                            |                              | —   | 10                            |                              | —   | 10                            | —    |      | 10                            | μs   |
| fPLL                                                                  | •                                            |                              |     |                               |                              |     |                               |      |      |                               |      |
| Supported Data<br>Range                                               | _                                            | 600                          | _   | 3250/<br>3125 <sup>(25)</sup> | 600                          | _   | 3250/<br>3125 <sup>(25)</sup> | 600  | _    | 3250/<br>3125 <sup>(25)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(15)</sup>                            | _                                            | 1                            | —   |                               | 1                            | —   |                               | 1    |      |                               | μs   |

| Mada (2) | Transceiver | PMA Width                                | 20      | 20      | 16      | 16      | 10  | 10  | 8    | 8    |
|----------|-------------|------------------------------------------|---------|---------|---------|---------|-----|-----|------|------|
|          | Speed Grade | PCS/Core Width                           | 40      | 20      | 32      | 16      | 20  | 10  | 16   | 8    |
|          | 1           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
|          | ŋ           | C1, C2, C2L, I2, I2L<br>core speed grade | 12.2    | 11.4    | 9.76    | 9.12    | 6.5 | 5.8 | 5.2  | 4.72 |
| FIFO     | ۷           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|          |             | C1, C2, C2L, I2, I2L core speed grade    | 8.5     | 8.5     | 8.5     | 8.5     | 6.5 | 5.8 | 5.2  | 4.72 |
|          | 3           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|          |             | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.84    | 7.2     | 5.3 | 4.7 | 4.24 | 3.76 |
|          |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.8 | 4.2 | 3.84 | 3.44 |
|          | 1           | C1, C2, C2L, I2, I2L core speed grade    | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|          | ŋ           | C1, C2, C2L, I2, I2L core speed grade    | 12.2    | 11.4    | 9.76    | 9.12    | 6.1 | 5.7 | 4.88 | 4.56 |
|          | ۷           | C3, I3, I3L<br>core speed grade          | 9.8     | 9.0     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
| Register |             | C1, C2, C2L, I2, I2L<br>core speed grade | 10.3125 | 10.3125 | 10.3125 | 10.3125 | 6.1 | 5.7 | 4.88 | 4.56 |
|          | 0           | I3YY<br>core speed grade                 | 10.3125 | 10.3125 | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|          | J           | C3, I3, I3L<br>core speed grade          | 8.5     | 8.5     | 7.92    | 7.2     | 4.9 | 4.5 | 3.96 | 3.6  |
|          |             | C4, I4<br>core speed grade               | 8.5     | 8.2     | 7.04    | 6.56    | 4.4 | 4.1 | 3.52 | 3.28 |

Table 25 shows the approximate maximum data rate using the standard PCS.

Table 25. Stratix V Standard PCS Approximate Maximum Date Rate (1), (3)

Notes to Table 25:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

(3) The maximum data rate is also constrained by the transceiver speed grade. Refer to Table 1 for the transceiver speed grade.

Table 26 shows the approximate maximum data rate using the 10G PCS.

| Mada (2)            | Transceiver | PMA Width                                | 64       | 40    | 40    | 40   | 32       | 32    |
|---------------------|-------------|------------------------------------------|----------|-------|-------|------|----------|-------|
| mode ""             | Speed Grade | PCS Width                                | 64       | 66/67 | 50    | 40   | 64/66/67 | 32    |
|                     | 1           | C1, C2, C2L, I2, I2L core speed grade    | 14.1     | 14.1  | 10.69 | 14.1 | 13.6     | 13.6  |
|                     | 2           | C1, C2, C2L, I2, I2L core speed grade    | 12.5     | 12.5  | 10.69 | 12.5 | 12.5     | 12.5  |
|                     | 2           | C3, I3, I3L<br>core speed grade          | 12.5     | 12.5  | 10.69 | 12.5 | 10.88    | 10.88 |
| FIFO or<br>Register | 3           | C1, C2, C2L, I2, I2L<br>core speed grade |          |       |       |      |          |       |
|                     |             | C3, I3, I3L<br>core speed grade          | 8.5 Gbps |       |       |      |          |       |
|                     |             | C4, I4<br>core speed grade               |          |       |       |      |          |       |
|                     |             | I3YY<br>core speed grade 10.3125 Gbps    |          |       |       |      |          |       |

Notes to Table 26:

(1) The maximum data rate is in Gbps.

(2) The Phase Compensation FIFO can be configured in FIFO mode or register mode. In the FIFO mode, the pointers are not fixed, and the latency can vary. In the register mode the pointers are fixed for low latency.

Figure 6 shows the Stratix V DC gain curves for GT channels.

Figure 6. DC Gain Curves for GT Channels

### **Transceiver Characterization**

This section summarizes the Stratix V transceiver characterization results for compliance with the following protocols:

- Interlaken
- 40G (XLAUI)/100G (CAUI)
- 10GBase-KR
- QSGMII
- XAUI
- SFI
- Gigabit Ethernet (Gbe / GIGE)
- SPAUI
- Serial Rapid IO (SRIO)
- CPRI
- OBSAI
- Hyper Transport (HT)
- SATA
- SAS
- CEI

|                                                                                | 0                                                                                                           | C1  |     | C2, C2L, I2, I2L |     | C3, I3, I3L, I3YY |      | C4,I4 |     |      |     |     |      |      |
|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------------------|-----|-------------------|------|-------|-----|------|-----|-----|------|------|
| Symbol                                                                         | Conditions                                                                                                  | Min | Тур | Max              | Min | Тур               | Max  | Min   | Тур | Max  | Min | Тур | Max  | UIII |
| t <sub>duty</sub>                                                              | Transmitter<br>output clock duty<br>cycle for both<br>True and<br>Emulated<br>Differential I/O<br>Standards | 45  | 50  | 55               | 45  | 50                | 55   | 45    | 50  | 55   | 45  | 50  | 55   | %    |
|                                                                                | True Differential<br>I/O Standards                                                                          | _   | _   | 160              | _   | _                 | 160  | _     | _   | 200  | _   | _   | 200  | ps   |
| t <sub>rise</sub> & t <sub>fall</sub>                                          | Emulated<br>Differential I/O<br>Standards with<br>three external<br>output resistor<br>networks             |     |     | 250              |     |                   | 250  |       |     | 250  |     |     | 300  | ps   |
|                                                                                | True Differential<br>I/O Standards                                                                          | _   | _   | 150              | _   | _                 | 150  | _     | _   | 150  | _   | _   | 150  | ps   |
| TCCS                                                                           | Emulated<br>Differential I/O<br>Standards                                                                   |     |     | 300              |     |                   | 300  | _     |     | 300  |     |     | 300  | ps   |
| Receiver                                                                       |                                                                                                             |     |     |                  |     |                   |      |       |     |      |     |     |      |      |
|                                                                                | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                                          | 150 |     | 1434             | 150 | _                 | 1434 | 150   | _   | 1250 | 150 | _   | 1050 | Mbps |
| True<br>Differential<br>I/O Standards<br>- f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>≥ 4<br>LVDS RX with<br>DPA (12), (14), (15),<br>(16)                                     | 150 | _   | 1600             | 150 | _                 | 1600 | 150   | _   | 1600 | 150 | _   | 1250 | Mbps |
|                                                                                | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                                            | (6) |     | (7)              | (6) | _                 | (7)  | (6)   | _   | (7)  | (6) | _   | (7)  | Mbps |
|                                                                                | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                                             | (6) | _   | (7)              | (6) | _                 | (7)  | (6)   | _   | (7)  | (6) |     | (7)  | Mbps |

### Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled

| rx_reset      |  |  |          |
|---------------|--|--|----------|
| rx_dpa_locked |  |  | <u> </u> |
|               |  |  | -        |

Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
|                    | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscollanoous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| Wiscenareous       | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

(1) The DPA lock time is for one channel.

(2) One data transition is defined as a 0-to-1 or 1-to-0 transition.

(3) The DPA lock time stated in this table applies to both commercial and industrial grade.

(4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.





### **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

### Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, 12, 12L | C3, I<br>I3 | 3, I3L,<br>BYY | C4  | 4,14 | Unit |
|-------------------|-----|-----|--------|------------|-------------|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min         | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45          | 55             | 45  | 55   | %    |

### Note to Table 44:

(1) The DCD numbers do not cover the core clock network.

# **Configuration Specification**

### **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

### Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

### Note to Table 45:

(1) You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

### **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description                        | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 30  |     | ns   |
| t <sub>JCP</sub>        | TCK clock period <sup>(2)</sup>    | 167 | —   | ns   |
| t <sub>JCH</sub>        | TCK clock high time <sup>(2)</sup> | 14  | —   | ns   |
| t <sub>JCL</sub>        | TCK clock low time <sup>(2)</sup>  | 14  |     | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time           | 2   | —   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time           | 3   | _   | ns   |

| Symbol            | Description                              | Min | Max                      | Unit |
|-------------------|------------------------------------------|-----|--------------------------|------|
| t <sub>JPH</sub>  | JTAG port hold time                      | 5   | —                        | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                | —   | 11 <sup>(1)</sup>        | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output | —   | 14 <sup>(1)</sup>        | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance | —   | <b>14</b> <sup>(1)</sup> | ns   |

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

Notes to Table 46:

(1) A 1 ns adder is required for each V<sub>CCI0</sub> voltage step down from 3.0 V. For example,  $t_{JPC0} = 12$  ns if V<sub>CCI0</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

(2) The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.

### **Raw Binary File Size**

For the POR delay specification, refer to the "POR Delay Specification" section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices".

Table 47 lists the uncompressed raw binary file (.rbf) sizes for Stratix V devices.

| Family       | Device | Package                      | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|--------------|--------|------------------------------|--------------------------------|--------------------------------------------|
|              | 500742 | H35, F40, F35 <sup>(2)</sup> | 213,798,880                    | 562,392                                    |
|              | JOUNAS | H29, F35 <sup>(3)</sup>      | 137,598,880                    | 564,504                                    |
|              | 5SGXA4 | —                            | 213,798,880                    | 563,672                                    |
|              | 5SGXA5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGXA7 | —                            | 269,979,008                    | 562,392                                    |
| Stratix V GX | 5SGXA9 | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXAB | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXB5 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB6 | —                            | 270,528,640                    | 584,344                                    |
|              | 5SGXB9 | —                            | 342,742,976                    | 700,888                                    |
|              | 5SGXBB | —                            | 342,742,976                    | 700,888                                    |
| Stratix V CT | 5SGTC5 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGTC7 | —                            | 269,979,008                    | 562,392                                    |
|              | 5SGSD3 | —                            | 137,598,880                    | 564,504                                    |
|              | 590904 | F1517                        | 213,798,880                    | 563,672                                    |
| Stratix V GS | J303D4 | _                            | 137,598,880                    | 564,504                                    |
|              | 5SGSD5 |                              | 213,798,880                    | 563,672                                    |
|              | 5SGSD6 |                              | 293,441,888                    | 565,528                                    |
|              | 5SGSD8 | —                            | 293,441,888                    | 565,528                                    |

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family              | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|---------------------|--------|---------|--------------------------------|--------------------------------------------|
| Stratix $V \in (1)$ | 5SEE9  | —       | 342,742,976                    | 700,888                                    |
|                     | 5SEEB  | —       | 342,742,976                    | 700,888                                    |

### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

| Table 48. Minimum Configuration Time Estimation for Stratix V Devi |
|--------------------------------------------------------------------|
|--------------------------------------------------------------------|

|         |      |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |  |
|---------|------|-------|-------------------|------------------------|--------------------------------------|------------|------------------------|--|--|
| Variant | Code | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |  |
|         | ٨٥   | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |  |
|         | AJ   | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |  |
|         | A4   | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |  |
|         | A5   | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
|         | A7   | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
| GX      | A9   | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | AB   | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | B5   | 4     | 100               | 0.676                  | 32                                   | 100        | 0.085                  |  |  |
|         | B6   | 4     | 100               | 0.676                  | 32                                   | 100        | 0.085                  |  |  |
|         | B9   | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
|         | BB   | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |  |
| ст      | C5   | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |
| GI      | C7   | 4     | 100               | 0.675                  | 32                                   | 100        | 0.084                  |  |  |



#### Figure 13. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)

#### Notes to Figure 13:

- (1) Use this timing waveform and parameters when the DCLK-to-DATA [] ratio is >1. To find out the DCLK-to-DATA [] ratio for your system, refer to Table 49 on page 55.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA [] ratio. For the DCLK-to-DATA [] ratio based on the decompression and the design security feature enable settings, refer to Table 49 on page 55.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [31..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high after the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 51 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA [] ratio is more than 1.

| Table 51. | <b>FPP</b> Timing | Parameters f | or Stratix V                            | <b>Devices When</b> | the DCLK-te | o-DATA[] Ratio                        | is >1 ( | 1) |
|-----------|-------------------|--------------|-----------------------------------------|---------------------|-------------|---------------------------------------|---------|----|
|           |                   |              | ••••••••••••••••••••••••••••••••••••••• |                     |             | • • • • • • • • • • • • • • • • • • • |         |    |

| Symbol                 | Parameter                                         | Minimum                                                          | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | —                                                                | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nCONFIG low to nSTATUS low                        | —                                                                | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                                |                      | μS    |
| t <sub>STATUS</sub>    | nSTATUS low pulse width                           | 268                                                              | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | —                                                                | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2CK</sub> (5) | nCONFIG high to first rising edge on DCLK         | 1,506                                                            |                      | μS    |
| t <sub>ST2CK</sub> (5) | nSTATUS high to first rising edge of DCLK         | 2                                                                |                      | μS    |
| t <sub>DSU</sub>       | DATA [] setup time before rising edge on DCLK     | 5.5                                                              |                      | ns    |
| t <sub>DH</sub>        | DATA [] hold time after rising edge on DCLK       | N-1/f <sub>DCLK</sub> (5)                                        |                      | S     |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45\times 1/f_{MAX}$                                           |                      | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                               |                      | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | —                                                                | 125                  | MHz   |
| IMAX                   | DCLK frequency (FPP ×32)                          | —                                                                | 100                  | MHz   |
| t <sub>R</sub>         | Input rise time                                   | —                                                                | 40                   | ns    |
| t <sub>F</sub>         | Input fall time                                   | —                                                                | 40                   | ns    |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode <sup>(3)</sup>        | 175                                                              | 437                  | μS    |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | 4 × maximum<br>DCLK period                                       | _                    | _     |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> +<br>(8576 × CLKUSR<br>period) <sup>(4)</sup> | _                    | _     |

#### Notes to Table 51:

- (1) Use these timing parameters when you use the decompression and design security features.
- (2) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.
- (4) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (5) N is the DCLK-to-DATA ratio and  $f_{\text{DCLK}}$  is the DCLK frequency the system is operating.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

### **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

| Table 56. Remote System Upgrade Circuitry Timing Specificatio |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Parameter                               | Minimum | Maximum | Unit |
|-----------------------------------------|---------|---------|------|
| t <sub>RU_nCONFIG</sub> <sup>(1)</sup>  | 250     | —       | ns   |
| t <sub>RU_nRSTIMER</sub> <sup>(2)</sup> | 250     | _       | ns   |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

### **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

### Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |
|---------|---------|---------|-------|
| 5.3     | 7.9     | 12.5    | MHz   |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

 You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

### **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Deremeter                 | Available            | Min        | Fast       | Model |       |       |       | Slow N | lodel       |       |       |    |
|---------------------------|----------------------|------------|------------|-------|-------|-------|-------|--------|-------------|-------|-------|----|
| (1) Available<br>Settings | <b>Offset</b><br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4    | 12     | 13,<br>13YY | 14    | Unit  |    |
| D1                        | 64                   | 0          | 0.464      | 0.493 | 0.838 | 0.838 | 0.924 | 1.011  | 0.844       | 0.921 | 1.006 | ns |
| D2                        | 32                   | 0          | 0.230      | 0.244 | 0.415 | 0.415 | 0.459 | 0.503  | 0.417       | 0.456 | 0.500 | ns |

| Paramotor | Availabla                          | Min            | Fast          | Model      | Slow Model |       |       |       |       |       |             |    |      |
|-----------|------------------------------------|----------------|---------------|------------|------------|-------|-------|-------|-------|-------|-------------|----|------|
| (1)       | (1) Available Offs<br>Settings (2) | Settings Offse | Offset<br>(2) | Industrial | Commercial | C1    | C2    | C3    | C4    | 12    | 13,<br>13YY | 14 | Unit |
| D3        | 8                                  | 0              | 1.587         | 1.699      | 2.793      | 2.793 | 2.992 | 3.192 | 2.811 | 3.047 | 3.257       | ns |      |
| D4        | 64                                 | 0              | 0.464         | 0.492      | 0.838      | 0.838 | 0.924 | 1.011 | 0.843 | 0.920 | 1.006       | ns |      |
| D5        | 64                                 | 0              | 0.464         | 0.493      | 0.838      | 0.838 | 0.924 | 1.011 | 0.844 | 0.921 | 1.006       | ns |      |
| D6        | 32                                 | 0              | 0.229         | 0.244      | 0.415      | 0.415 | 0.458 | 0.503 | 0.418 | 0.456 | 0.499       | ns |      |

| Table 58. | IOE Pro | grammable De | lay for | Stratix V | V Devices | (Part 2 of 2 | ) |
|-----------|---------|--------------|---------|-----------|-----------|--------------|---|
|-----------|---------|--------------|---------|-----------|-----------|--------------|---|

#### Notes to Table 58:

(1) You can set this value in the Quartus II software by selecting D1, D2, D3, D5, and D6 in the Assignment Name column of Assignment Editor.

(2) Minimum offset does not include the intrinsic delay.

### **Programmable Output Buffer Delay**

Table 59 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

| Symbol  | Parameter                  | Typical     | Unit |
|---------|----------------------------|-------------|------|
|         |                            | 0 (default) | ps   |
| Dauman  | Rising and/or falling edge | 25          | ps   |
| DOUTBUF | delay                      | 50          | ps   |
|         |                            | 75          | ps   |

Note to Table 59:

(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

## Glossary

Table 60 lists the glossary for this chapter.

Table 60. Glossary (Part 1 of 4)

| Letter | Subject              | Definitions                                                                                                   |
|--------|----------------------|---------------------------------------------------------------------------------------------------------------|
| Α      |                      |                                                                                                               |
| В      | —                    | —                                                                                                             |
| С      |                      |                                                                                                               |
| D      | —                    | _                                                                                                             |
| E      | —                    | _                                                                                                             |
| F      | f <sub>HSCLK</sub>   | Left and right PLL input clock frequency.                                                                     |
|        | f <sub>HSDR</sub>    | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. |
|        | f <sub>hsdrdpa</sub> | High-speed I/O block—Maximum and minimum <b>LVDS</b> data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.  |

| Table 60. | Glossary | (Part 3 of 4) |
|-----------|----------|---------------|
|-----------|----------|---------------|

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| S      | SW (sampling<br>window)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown:         Bit Time         0.5 x TCCS       RSKM         Sampling Window       RSKM         0.5 x TCCS       RSKM                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|        | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values.<br>The AC values indicate the voltage levels at which the receiver must meet its timing<br>specifications. The DC values indicate the voltage levels at which the final logic state of the<br>receiver is unambiguously defined. After the receiver input has crossed the AC value, the<br>receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold.<br>This approach is intended to provide predictable receiver timing in the presence of input<br>waveform ringing:<br><i>Single-Ended Voltage Referenced I/O Standard</i><br> |  |  |
|        | t <sub>C</sub>                                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation<br>and clock skew, across channels driven by the same PLL. The clock is included in the TCCS<br>measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|        | t <sub>duty</sub>                                     | High-speed I/O block—Duty cycle on the high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| т      |                                                       | <b>Timing Unit Interval (TUI)</b><br>The timing budget allowed for skew, propagation delays, and the data sampling window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|        |                                                       | $(TUI = 1/(receiver input clock frequency multiplication factor) = t_C/W)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80-20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|        | t <sub>outpj_i0</sub>                                 | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|        | t <sub>outpj_dc</sub>                                 | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20-80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| U      | —                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |