



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 46080000                                                   |
| Number of I/O                  | 696                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.87V ~ 0.93V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5k1f40c2n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 2 Electrical Characteristics

Table 1. Stratix V GX and GS Commercial and Industrial Speed Grade Offering (1), (2), (3) (Part 2 of 2)

| Transceiver Speed        | Core Speed Grade |         |     |     |         |         |                    |     |  |  |
|--------------------------|------------------|---------|-----|-----|---------|---------|--------------------|-----|--|--|
| Grade                    | C1               | C2, C2L | C3  | C4  | 12, 12L | 13, 13L | I3YY               | 14  |  |  |
| 3<br>GX channel—8.5 Gbps | _                | Yes     | Yes | Yes | _       | Yes     | Yes <sup>(4)</sup> | Yes |  |  |

#### Notes to Table 1:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.
- (3) C2L, I2L, and I3L speed grades are for low-power devices.
- (4) I3YY speed grades can achieve up to 10.3125 Gbps.

Table 2 lists the industrial and commercial speed grades for the Stratix V GT devices.

Table 2. Stratix V GT Commercial and Industrial Speed Grade Offering (1), (2)

| Transacius Snood Crada                             |     | Core Speed Grade |     |     |  |  |  |  |  |
|----------------------------------------------------|-----|------------------|-----|-----|--|--|--|--|--|
| Transceiver Speed Grade                            | C1  | C2               | 12  | 13  |  |  |  |  |  |
| 2<br>GX channel—12.5 Gbps<br>GT channel—28.05 Gbps | Yes | Yes              | _   | _   |  |  |  |  |  |
| 3<br>GX channel—12.5 Gbps<br>GT channel—25.78 Gbps | Yes | Yes              | Yes | Yes |  |  |  |  |  |

#### Notes to Table 2:

- (1) C = Commercial temperature grade; I = Industrial temperature grade.
- (2) Lower number refers to faster speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Stratix V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.



Conditions other than those listed in Table 3 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 3. Absolute Maximum Ratings for Stratix V Devices (Part 1 of 2)

| Symbol              | Description                                                            | Minimum | Maximum | Unit |
|---------------------|------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>     | Power supply for core voltage and periphery circuitry                  | -0.5    | 1.35    | V    |
| V <sub>CCPT</sub>   | Power supply for programmable power technology                         | -0.5    | 1.8     | V    |
| V <sub>CCPGM</sub>  | Power supply for configuration pins                                    | -0.5    | 3.9     | V    |
| V <sub>CC_AUX</sub> | Auxiliary supply for the programmable power technology                 | -0.5    | 3.4     | V    |
| V <sub>CCBAT</sub>  | Battery back-up power supply for design security volatile key register | -0.5    | 3.9     | V    |
| V <sub>CCPD</sub>   | I/O pre-driver power supply                                            | -0.5    | 3.9     | V    |
| V <sub>CCIO</sub>   | I/O power supply                                                       | -0.5    | 3.9     | V    |

Electrical Characteristics Page 5

## **Recommended Operating Conditions**

This section lists the functional operating limits for the AC and DC parameters for Stratix V devices. Table 6 lists the steady-state voltage and current values expected from Stratix V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 1 of 2)

| Symbol                           | Description                                                                                            | Condition  | Min <sup>(4)</sup> | Тур  | Max <sup>(4)</sup> | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|------|--------------------|------|
|                                  | Core voltage and periphery circuitry power supply (C1, C2, I2, and I3YY speed grades)                  | _          | 0.87               | 0.9  | 0.93               | V    |
| V <sub>CC</sub>                  | Core voltage and periphery circuitry power supply (C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) (3) | _          | 0.82               | 0.85 | 0.88               | V    |
| V <sub>CCPT</sub>                | Power supply for programmable power technology                                                         | _          | 1.45               | 1.50 | 1.55               | V    |
| V <sub>CC_AUX</sub>              | Auxiliary supply for the programmable power technology                                                 | _          | 2.375              | 2.5  | 2.625              | V    |
| V (1)                            | I/O pre-driver (3.0 V) power supply                                                                    |            | 2.85               | 3.0  | 3.15               | V    |
| V <sub>CCPD</sub> <sup>(1)</sup> | I/O pre-driver (2.5 V) power supply                                                                    |            | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (3.0 V) power supply                                                                       | _          | 2.85               | 3.0  | 3.15               | ٧    |
|                                  | I/O buffers (2.5 V) power supply                                                                       | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | I/O buffers (1.8 V) power supply                                                                       | _          | 1.71               | 1.8  | 1.89               | ٧    |
| $V_{CCIO}$                       | I/O buffers (1.5 V) power supply                                                                       | _          | 1.425              | 1.5  | 1.575              | V    |
|                                  | I/O buffers (1.35 V) power supply                                                                      |            | 1.283              | 1.35 | 1.45               | V    |
|                                  | I/O buffers (1.25 V) power supply                                                                      |            | 1.19               | 1.25 | 1.31               | V    |
|                                  | I/O buffers (1.2 V) power supply                                                                       | _          | 1.14               | 1.2  | 1.26               | V    |
|                                  | Configuration pins (3.0 V) power supply                                                                |            | 2.85               | 3.0  | 3.15               | V    |
| $V_{CCPGM}$                      | Configuration pins (2.5 V) power supply                                                                | _          | 2.375              | 2.5  | 2.625              | V    |
|                                  | Configuration pins (1.8 V) power supply                                                                | _          | 1.71               | 1.8  | 1.89               | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply                                                              |            | 2.375              | 2.5  | 2.625              | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply                                                             |            | 1.45               | 1.5  | 1.55               | V    |
| V <sub>CCBAT</sub> (2)           | Battery back-up power supply (For design security volatile key register)                               | _          | 1.2                | _    | 3.0                | V    |
| V <sub>I</sub>                   | DC input voltage                                                                                       | _          | -0.5               | _    | 3.6                | V    |
| V <sub>0</sub>                   | Output voltage                                                                                         | _          | 0                  | _    | V <sub>CCIO</sub>  | V    |
| т.                               | Operating junction temperature                                                                         | Commercial | 0                  | _    | 85                 | °C   |
| T <sub>J</sub>                   | Operating junction temperature                                                                         | Industrial | -40                | _    | 100                | °C   |

Page 8 Electrical Characteristics

Table 8 shows the transceiver power supply voltage requirements for various conditions.

**Table 8. Transceiver Power Supply Voltage Requirements** 

| Conditions                                                         | Core Speed Grade                  | VCCR_GXB & VCCT_GXB (2) | VCCA_GXB | VCCH_GXB | Unit |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                      |                                   |                         |          |          |      |
| ■ Data rate > 10.3 Gbps.                                           | All                               | 1.05                    |          |          |      |
| ■ DFE is used.                                                     |                                   |                         |          |          |      |
| If ANY of the following conditions are true <sup>(1)</sup> :       |                                   |                         | 3.0      |          |      |
| ATX PLL is used.                                                   |                                   |                         |          |          |      |
| ■ Data rate > 6.5Gbps.                                             | All                               | 1.0                     |          |          |      |
| ■ DFE (data rate ≤<br>10.3 Gbps), AEQ, or<br>EyeQ feature is used. |                                   |                         |          | 1.5      | V    |
| If ALL of the following                                            | C1, C2, I2, and I3YY              | 0.90                    | 2.5      |          |      |
| conditions are true:  ATX PLL is not used.                         |                                   |                         |          |          |      |
| ■ Data rate ≤ 6.5Gbps.                                             | C2L, C3, C4, I2L, I3, I3L, and I4 | 0.85                    | 2.5      |          |      |
| DFE, AEQ, and EyeQ are<br>not used.                                |                                   |                         |          |          |      |

#### Notes to Table 8:

- (1) Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.
- (2) If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to either 0.90 V or 0.85 V, they can be shared with the VCC core supply.

### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

### **Supply Current**

Supply current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.

For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

Electrical Characteristics Page 9

### I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | $V_I = 0 V to V_{CCIOMAX}$                 | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | _   | 30  | μΑ   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                | V <sub>CCIO</sub> |      |       |      |       |      |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------------------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2               | 2 V  | 1.9   | 5 V  | 1.8   | B V  | 2.    | 5 V  | 3.0   | V    | Unit |
|                               |                   |                                                | Min               | Max  | Min   | Max  | Min   | Max  | Min   | Max  | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5              | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5             | _    | -25.0 | _    | -30.0 | _    | -50.0 | —    | -70.0 |      | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _                 | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _                 | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45              | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

### **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

|                     |                                                                     |                                                  |            | Calibratio | n Accuracy     |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | <b>C</b> 1 | C2,I2      | C3,I3,<br>I3YY | C4,I4 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15   | %    |

Electrical Characteristics Page 13

### **Internal Weak Pull-Up Resistor**

Table 16 lists the weak pull-up resistor values for Stratix V devices.

Table 16. Internal Weak Pull-Up Resistor for Stratix V Devices (1), (2)

| Symbol          | Description                                                                   | V <sub>CC10</sub> Conditions<br>(V) <sup>(3)</sup> | Value <sup>(4)</sup> | Unit |
|-----------------|-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|------|
|                 |                                                                               | 3.0 ±5%                                            | 25                   | kΩ   |
|                 |                                                                               | 2.5 ±5%                                            | 25                   | kΩ   |
|                 | Value of the I/O pin pull-up resistor before                                  | 1.8 ±5%                                            | 25                   | kΩ   |
| R <sub>PU</sub> | and during configuration, as well as user mode if you enable the programmable | 1.5 ±5%                                            | 25                   | kΩ   |
|                 | pull-up resistor option.                                                      | 1.35 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.25 ±5%                                           | 25                   | kΩ   |
|                 |                                                                               | 1.2 ±5%                                            | 25                   | kΩ   |

#### Notes to Table 16:

- (1) All I/O pins have an option to enable the weak pull-up resistor except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) The pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{\text{CCIO}}$ .
- (4) These specifications are valid with a ±10% tolerance to cover changes over PVT.

## I/O Standard Specifications

Table 17 through Table 22 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Stratix V devices. These tables also show the Stratix V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of the terms used in Table 17 through Table 22, refer to "Glossary" on page 65. For tolerance calculations across all SSTL and HSTL I/O standards, refer to Altera knowledge base solution rd07262012\_486.

Table 17. Single-Ended I/O Standards for Stratix V Devices

| I/O      |       | V <sub>CCIO</sub> (V) |       | VII  | _(V)                        | V <sub>IH</sub>             | (V)                     | V <sub>OL</sub> (V)         | V <sub>OH</sub> (V)         | I <sub>OL</sub> | I <sub>OH</sub> |
|----------|-------|-----------------------|-------|------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| Standard | Min   | Тур                   | Max   | Min  | Max                         | Min                         | Max                     | Max                         | Min                         | (mĀ)            | (mA)            |
| LVTTL    | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.4                         | 2.4                         | 2               | -2              |
| LVCMOS   | 2.85  | 3                     | 3.15  | -0.3 | 0.8                         | 1.7                         | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1             | -0.1            |
| 2.5 V    | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                         | 1.7                         | 3.6                     | 0.4                         | 2                           | 1               | -1              |
| 1.8 V    | 1.71  | 1.8                   | 1.89  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                        | V <sub>CCIO</sub> –<br>0.45 | 2               | -2              |
| 1.5 V    | 1.425 | 1.5                   | 1.575 | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V    | 1.14  | 1.2                   | 1.26  | -0.3 | 0.35 *<br>V <sub>CCIO</sub> | 0.65 *<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 *<br>V <sub>CCIO</sub> | 0.75 *<br>V <sub>CCIO</sub> | 2               | -2              |

Page 18 Switching Characteristics

## **Switching Characteristics**

This section provides performance characteristics of the Stratix V core and periphery blocks.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

## **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 23 lists the Stratix V GX and GS transceiver specifications.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 1 of 7)

| Symbol/                                                                                                                                   | Conditions                                                        | Trai | nsceive<br>Grade | r Speed<br>1 | Trar     | sceive<br>Grade | r Speed<br>2 | Tran    | sceive<br>Grade | r Speed<br>3 | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|------------------|--------------|----------|-----------------|--------------|---------|-----------------|--------------|------|
| Description                                                                                                                               |                                                                   | Min  | Тур              | Max          | Min      | Тур             | Max          | Min     | Тур             | Max          |      |
| Reference Clock                                                                                                                           |                                                                   |      |                  |              |          |                 |              |         |                 |              |      |
| Supported I/O Standards  Dedicated reference clock pin  1.2-V PCML, 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, Differential LVPECL, LVDS, a HCSL |                                                                   |      |                  |              |          |                 |              |         | /DS, and        |              |      |
| Sidiludius                                                                                                                                | RX reference clock pin                                            |      |                  | 1.4-V PCMI   | _, 1.5-V | PCML,           | 2.5-V PCM    | L, LVPE | CL, and         | d LVDS       |      |
| Input Reference<br>Clock Frequency<br>(CMU PLL) (8)                                                                                       | _                                                                 | 40   | _                | 710          | 40       |                 | 710          | 40      | _               | 710          | MHz  |
| Input Reference<br>Clock Frequency<br>(ATX PLL) <sup>(8)</sup>                                                                            | _                                                                 | 100  |                  | 710          | 100      |                 | 710          | 100     | _               | 710          | MHz  |
| Rise time                                                                                                                                 | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _    | _                | 400          | _        |                 | 400          | _       | _               | 400          | nc   |
| Fall time                                                                                                                                 | Measure at<br>±60 mV of<br>differential<br>signal <sup>(26)</sup> | _    | _                | 400          | _        | _               | 400          | _       | _               | 400          | ps   |
| Duty cycle                                                                                                                                | _                                                                 | 45   | _                | 55           | 45       | _               | 55           | 45      | _               | 55           | %    |
| Spread-spectrum<br>modulating clock<br>frequency                                                                                          | PCI Express®<br>(PCIe®)                                           | 30   | _                | 33           | 30       |                 | 33           | 30      | _               | 33           | kHz  |

Switching Characteristics Page 21

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                                   | Conditions                                                                                                             | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade |     | Trai | nsceive<br>Grade | r Speed<br>3 | Unit |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------------------|--------------|------|------------------|-----|------|------------------|--------------|------|
| Description                                               |                                                                                                                        | Min | Тур              | Max          | Min  | Тур              | Max | Min  | Тур              | Max          |      |
|                                                           | 85– $\Omega$ setting                                                                                                   | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _   | _    | 85 ±<br>30%      | _            | Ω    |
| Differential on-                                          | 100–Ω<br>setting                                                                                                       | _   | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _   | _    | 100<br>±<br>30%  | _            | Ω    |
| chip termination resistors (21)                           | 120–Ω<br>setting                                                                                                       | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |     | _    | 120<br>±<br>30%  | _            | Ω    |
|                                                           | 150-Ω<br>setting                                                                                                       | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _   | _    | 150<br>±<br>30%  | _            | Ω    |
|                                                           | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth                                                                  | _   | 600              | _            | _    | 600              | _   | _    | 600              | _            | mV   |
| V <sub>ICM</sub><br>(AC and DC<br>coupled)                | $\begin{array}{c} V_{CCR\_GXB} = \\ 0.85 \text{ V or } 0.9 \\ \text{V} \\ \text{half} \\ \text{bandwidth} \end{array}$ | _   | 600              | _            | _    | 600              | _   | _    | 600              | _            | mV   |
| coupleu)                                                  | V <sub>CCR_GXB</sub> = 1.0 V/1.05 V full bandwidth                                                                     | _   | 700              | _            | _    | 700              | _   | _    | 700              | _            | mV   |
|                                                           | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                                                                            | _   | 750              | _            | _    | 750              | _   | _    | 750              | _            | mV   |
| t <sub>LTR</sub> (11)                                     | _                                                                                                                      | _   | _                | 10           | _    | _                | 10  | _    | _                | 10           | μs   |
| t <sub>LTD</sub> (12)                                     | _                                                                                                                      | 4   | _                |              | 4    |                  |     | 4    |                  | _            | μs   |
| t <sub>LTD_manual</sub> (13)                              | _                                                                                                                      | 4   | _                |              | 4    | _                |     | 4    | _                |              | μs   |
| t <sub>LTR_LTD_manual</sub> (14)                          | _                                                                                                                      | 15  | _                | _            | 15   |                  | _   | 15   |                  | _            | μs   |
| Run Length                                                | _                                                                                                                      |     | _                | 200          |      | _                | 200 | _    |                  | 200          | UI   |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz)                                                    | _   | _                | 16           | _    | _                | 16  | _    | _                | 16           | dB   |

Switching Characteristics Page 25

Table 24 shows the maximum transmitter data rate for the clock network.

Table 24. Clock Network Maximum Data Rate Transmitter Specifications (1)

|                                   |                                  | ATX PLL                  |                                                      |                                  | CMU PLL (2)              | )                       |                                  | fPLL                     |                               |
|-----------------------------------|----------------------------------|--------------------------|------------------------------------------------------|----------------------------------|--------------------------|-------------------------|----------------------------------|--------------------------|-------------------------------|
| Clock Network                     | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span                                      | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span         | Non-<br>bonded<br>Mode<br>(Gbps) | Bonded<br>Mode<br>(Gbps) | Channel<br>Span               |
| x1 <sup>(3)</sup>                 | 14.1                             | _                        | 6                                                    | 12.5                             | _                        | 6                       | 3.125                            | _                        | 3                             |
| x6 <sup>(3)</sup>                 | _                                | 14.1                     | 6                                                    | _                                | 12.5                     | 6                       | _                                | 3.125                    | 6                             |
| x6 PLL<br>Feedback <sup>(4)</sup> | _                                | 14.1                     | Side-<br>wide                                        | _                                | 12.5                     | Side-<br>wide           | _                                | _                        | _                             |
| xN (PCIe)                         | _                                | 8.0                      | 8                                                    | _                                | 5.0                      | 8                       | _                                | _                        | _                             |
| xN (Native PHY IP)                | 8.0                              | 8.0                      | Up to 13<br>channels<br>above<br>and<br>below<br>PLL | 7.99                             | 7.99                     | Up to 13 channels above | 3.125                            | 3.125                    | Up to 13<br>channels<br>above |
| XIV (IVALIVE PRY IP)              | _                                | 8.01 to<br>9.8304        | Up to 7<br>channels<br>above<br>and<br>below<br>PLL  | 7.99                             | 7.99                     | and<br>below<br>PLL     | J. 125                           | 3.123                    | and<br>below<br>PLL           |

#### Notes to Table 24:

<sup>(1)</sup> Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

<sup>(2)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>(3)</sup> Channel span is within a transceiver bank.

<sup>(4)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

Page 28 Switching Characteristics

Table 27 shows the  $\ensuremath{V_{OD}}$  settings for the GX channel.

Table 27. Typical V $_{\text{OD}}$  Setting for GX Channel, TX Termination = 100  $\Omega$   $^{(2)}$ 

| Symbol                                | V <sub>OD</sub> Setting | V <sub>op</sub> Value<br>(mV) | V <sub>op</sub> Setting | V <sub>op</sub> Value<br>(mV) |
|---------------------------------------|-------------------------|-------------------------------|-------------------------|-------------------------------|
|                                       | 0 (1)                   | 0                             | 32                      | 640                           |
|                                       | 1 (1)                   | 20                            | 33                      | 660                           |
|                                       | 2 (1)                   | 40                            | 34                      | 680                           |
|                                       | 3 (1)                   | 60                            | 35                      | 700                           |
|                                       | 4 (1)                   | 80                            | 36                      | 720                           |
|                                       | 5 <sup>(1)</sup>        | 100                           | 37                      | 740                           |
|                                       | 6                       | 120                           | 38                      | 760                           |
|                                       | 7                       | 140                           | 39                      | 780                           |
|                                       | 8                       | 160                           | 40                      | 800                           |
|                                       | 9                       | 180                           | 41                      | 820                           |
|                                       | 10                      | 200                           | 42                      | 840                           |
|                                       | 11                      | 220                           | 43                      | 860                           |
|                                       | 12                      | 240                           | 44                      | 880                           |
|                                       | 13                      | 260                           | 45                      | 900                           |
|                                       | 14                      | 280                           | 46                      | 920                           |
| <b>V</b> op differential peak to peak | 15                      | 300                           | 47                      | 940                           |
| typical <sup>(3)</sup>                | 16                      | 320                           | 48                      | 960                           |
|                                       | 17                      | 340                           | 49                      | 980                           |
|                                       | 18                      | 360                           | 50                      | 1000                          |
|                                       | 19                      | 380                           | 51                      | 1020                          |
|                                       | 20                      | 400                           | 52                      | 1040                          |
|                                       | 21                      | 420                           | 53                      | 1060                          |
|                                       | 22                      | 440                           | 54                      | 1080                          |
|                                       | 23                      | 460                           | 55                      | 1100                          |
|                                       | 24                      | 480                           | 56                      | 1120                          |
|                                       | 25                      | 500                           | 57                      | 1140                          |
|                                       | 26                      | 520                           | 58                      | 1160                          |
|                                       | 27                      | 540                           | 59                      | 1180                          |
|                                       | 28                      | 560                           | 60                      | 1200                          |
|                                       | 29                      | 580                           | 61                      | 1220                          |
|                                       | 30                      | 600                           | 62                      | 1240                          |
|                                       | 31                      | 620                           | 63                      | 1260                          |

#### Note to Table 27:

- (1) If TX termination resistance =  $100\Omega$ , this VOD setting is illegal.
- (2) The tolerance is +/-20% for all VOD settings except for settings 2 and below.
- (3) Refer to Figure 2.

Page 30 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 1 of 5)  $^{(1)}$ 

| Symbol/                                                        | Conditions                                             | 5                                                    | Transceive<br>Speed Grade |              |                          | Transceive<br>peed Grade |              | Unit      |  |  |  |  |
|----------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------|---------------------------|--------------|--------------------------|--------------------------|--------------|-----------|--|--|--|--|
| Description                                                    |                                                        | Min                                                  | Тур                       | Max          | Min                      | Тур                      | Max          | <b>5</b>  |  |  |  |  |
| Reference Clock                                                | l                                                      |                                                      | <u>I</u>                  | U.           |                          |                          | <u>I</u>     | <u>I</u>  |  |  |  |  |
| Supported I/O<br>Standards                                     | Dedicated<br>reference<br>clock pin                    | 1.2-V PCN                                            | 1L, 1.4-V PC              | ML, 1.5-V P( | CML, 2.5-V I<br>and HCSL | PCML, Diffe              | rential LVPE | ECL, LVDS |  |  |  |  |
| otandardo                                                      | RX reference clock pin                                 | 1.4-V PCML, 1.5-V PCML, 2.5-V PCML, LVPECL, and LVDS |                           |              |                          |                          |              |           |  |  |  |  |
| Input Reference Clock<br>Frequency (CMU<br>PLL) <sup>(6)</sup> | _                                                      | 40                                                   | _                         | 710          | 40                       | _                        | 710          | MHz       |  |  |  |  |
| Input Reference Clock<br>Frequency (ATX PLL) (6)               | _                                                      | 100                                                  | _                         | 710          | 100                      | _                        | 710          | MHz       |  |  |  |  |
| Rise time                                                      | 20% to 80%                                             | _                                                    | _                         | 400          | _                        | _                        | 400          |           |  |  |  |  |
| Fall time                                                      | 80% to 20%                                             | _                                                    | _                         | 400          | _                        | <u> </u>                 | 400          | ps        |  |  |  |  |
| Duty cycle                                                     | _                                                      | 45                                                   | _                         | 55           | 45                       | _                        | 55           | %         |  |  |  |  |
| Spread-spectrum<br>modulating clock<br>frequency               | PCI Express<br>(PCIe)                                  | 30                                                   | _                         | 33           | 30                       | _                        | 33           | kHz       |  |  |  |  |
| Spread-spectrum<br>downspread                                  | PCle                                                   |                                                      | 0 to -0.5                 | _            | _                        | 0 to -0.5                | _            | %         |  |  |  |  |
| On-chip termination resistors (19)                             | _                                                      | _                                                    | 100                       | _            | _                        | 100                      | _            | Ω         |  |  |  |  |
| Absolute V <sub>MAX</sub> (3)                                  | Dedicated<br>reference<br>clock pin                    | _                                                    | _                         | 1.6          | _                        | _                        | 1.6          | V         |  |  |  |  |
|                                                                | RX reference<br>clock pin                              | _                                                    | _                         | 1.2          | _                        | _                        | 1.2          |           |  |  |  |  |
| Absolute V <sub>MIN</sub>                                      | _                                                      | -0.4                                                 | _                         | _            | -0.4                     |                          | _            | V         |  |  |  |  |
| Peak-to-peak<br>differential input<br>voltage                  | _                                                      | 200                                                  | _                         | 1600         | 200                      | _                        | 1600         | mV        |  |  |  |  |
| V <sub>ICM</sub> (AC coupled)                                  | Dedicated<br>reference<br>clock pin                    |                                                      | 1050/1000                 | 2)           | 1                        | 050/1000                 | 2)           | mV        |  |  |  |  |
|                                                                | RX reference clock pin                                 | 1                                                    | .0/0.9/0.85               | (22)         | 1.                       | 0/0.9/0.85               | (22)         | V         |  |  |  |  |
| V <sub>ICM</sub> (DC coupled)                                  | HCSL I/O<br>standard for<br>PCIe<br>reference<br>clock | 250                                                  | _                         | 550          | 250                      | _                        | 550          | mV        |  |  |  |  |

Page 32 Switching Characteristics

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 3 of 5)  $^{(1)}$ 

| Symbol/                                                   | Conditions                       |     | Transceiver<br>Speed Grade |        |             | Transceive<br>peed Grade |        | Unit  |
|-----------------------------------------------------------|----------------------------------|-----|----------------------------|--------|-------------|--------------------------|--------|-------|
| Description                                               |                                  | Min | Тур                        | Max    | Min         | Тур                      | Max    |       |
| Differential on-chip termination resistors (7)            | GT channels                      | _   | 100                        | _      | _           | 100                      | _      | Ω     |
|                                                           | 85-Ω setting                     | _   | 85 ± 30%                   | _      | _           | 85<br>± 30%              | _      | Ω     |
| Differential on-chip termination resistors                | 100-Ω<br>setting                 | _   | 100<br>± 30%               | _      | _           | 100<br>± 30%             | _      | Ω     |
| for GX channels (19)                                      | 120-Ω<br>setting                 | _   | 120<br>± 30%               | _      | _           | 120<br>± 30%             | _      | Ω     |
|                                                           | 150-Ω<br>setting                 | _   | 150<br>± 30%               | _      | _           | 150<br>± 30%             | _      | Ω     |
| V <sub>ICM</sub> (AC coupled)                             | GT channels                      | _   | 650                        | _      | _           | 650                      | _      | mV    |
|                                                           | VCCR_GXB =<br>0.85 V or<br>0.9 V | _   | 600                        | _      | _           | 600                      | _      | mV    |
| VICM (AC and DC coupled) for GX Channels                  | VCCR_GXB = 1.0 V full bandwidth  | _   | 700                        | _      | _           | 700                      | _      | mV    |
|                                                           | VCCR_GXB = 1.0 V half bandwidth  | _   | 750                        | _      | _           | 750                      | _      | mV    |
| t <sub>LTR</sub> <sup>(9)</sup>                           | _                                | _   | _                          | 10     | _           | _                        | 10     | μs    |
| t <sub>LTD</sub> <sup>(10)</sup>                          | _                                | 4   | _                          | _      | 4           | _                        | _      | μs    |
| t <sub>LTD_manual</sub> (11)                              |                                  | 4   | _                          | _      | 4           | _                        | _      | μs    |
| t <sub>LTR_LTD_manual</sub> (12)                          |                                  | 15  | _                          | _      | 15          | _                        | _      | μs    |
| Run Length                                                | GT channels                      | _   | _                          | 72     | _           | _                        | 72     | CID   |
| nuii Leiigiii                                             | GX channels                      |     |                            |        | (8)         |                          |        |       |
| CDR PPM                                                   | GT channels                      | _   | _                          | 1000   | _           | _                        | 1000   | ± PPM |
| ODITITIVI                                                 | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Programmable                                              | GT channels                      | _   | _                          | 14     | _           | _                        | 14     | dB    |
| equalization<br>(AC Gain) <sup>(5)</sup>                  | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Programmable                                              | GT channels                      | _   | _                          | 7.5    | _           | _                        | 7.5    | dB    |
| DC gain <sup>(6)</sup>                                    | GX channels                      |     |                            |        | (8)         |                          |        |       |
| Differential on-chip termination resistors <sup>(7)</sup> | GT channels                      |     | 100                        | _      | _           | 100                      | _      | Ω     |
| Transmitter                                               | · '                              |     | •                          |        |             | •                        | •      |       |
| Supported I/O<br>Standards                                | _                                |     |                            | 1.4-V  | and 1.5-V F | PCML                     |        |       |
| Data rate<br>(Standard PCS)                               | GX channels                      | 600 | _                          | 8500   | 600         | _                        | 8500   | Mbps  |
| Data rate<br>(10G PCS)                                    | GX channels                      | 600 | _                          | 12,500 | 600         |                          | 12,500 | Mbps  |

Switching Characteristics Page 35

Table 29 shows the  $\ensuremath{V_{\text{OD}}}$  settings for the GT channel.

Table 29. Typical  $\text{V}_{\text{0D}}$  Setting for GT Channel, TX Termination = 100  $\Omega$ 

| Symbol                                                                  | V <sub>OD</sub> Setting | V <sub>op</sub> Value (mV) |
|-------------------------------------------------------------------------|-------------------------|----------------------------|
|                                                                         | 0                       | 0                          |
|                                                                         | 1                       | 200                        |
| <b>V</b> <sub>op</sub> differential peak to peak typical <sup>(1)</sup> | 2                       | 400                        |
| 400 miletelitial hear to hear thical (1)                                | 3                       | 600                        |
|                                                                         | 4                       | 800                        |
|                                                                         | 5                       | 1000                       |

#### Note:

(1) Refer to Figure 4.

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

## **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

## **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |        |      |     |  |  |  |  |  |
|------------------------------|--------------------------|--------|------|-----|--|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C4, I4 | Unit |     |  |  |  |  |  |
| Global and<br>Regional Clock | 717                      | 650    | 580  | MHz |  |  |  |  |  |
| Periphery Clock              | 550                      | 500    | 500  | MHz |  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

Switching Characteristics Page 41

Table 31. PLL Specifications for Stratix V Devices (Part 3 of 3)

|   | Symbol | Parameter                                                  | Min    | Тур  | Max   | Unit |
|---|--------|------------------------------------------------------------|--------|------|-------|------|
| f | RES    | Resolution of VCO frequency (f <sub>INPFD</sub> = 100 MHz) | 390625 | 5.96 | 0.023 | Hz   |

#### Notes to Table 31:

- (1) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (2) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or f<sub>OUT</sub> of the PLL.
- (3) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (4)  $f_{REF}$  is fIN/N when N = 1.
- (5) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 44 on page 52.
- (6) The cascaded PLL specification is only applicable with the following condition:
  - a. Upstream PLL: 0.59Mhz \le Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (7) High bandwidth PLL settings are not supported in external feedback mode.
- (8) The external memory interface clock output jitter specifications use a different measurement method, which is available in Table 42 on page 50.
- (9) The VCO frequency reported by the Quartus II software in the PLL Usage Summary section of the compilation report takes into consideration the VCO post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification.
- (10) This specification only covers fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05 0.95 must be  $\geq$  1000 MHz, while  $f_{VCO}$  for fractional value range 0.20 0.80 must be  $\geq$  1200 MHz.
- (11) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.05-0.95 must be ≥ 1000 MHz.
- (12) This specification only covered fractional PLL for low bandwidth. The f<sub>VCO</sub> for fractional value range 0.20-0.80 must be ≥ 1200 MHz.

### **DSP Block Specifications**

Table 32 lists the Stratix V DSP block performance specifications.

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 1 of 2)

|                                              |     |         | F          | Peformano | e                |     |     |      |
|----------------------------------------------|-----|---------|------------|-----------|------------------|-----|-----|------|
| Mode                                         | C1  | C2, C2L | 12, 12L    | C3        | 13, 13L,<br>13YY | C4  | 14  | Unit |
|                                              |     | Modes ι | ısing one  | DSP       |                  |     |     |      |
| Three 9 x 9                                  | 600 | 600     | 600        | 480       | 480              | 420 | 420 | MHz  |
| One 18 x 18                                  | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| Two partial 18 x 18 (or 16 x 16)             | 600 | 600     | 600        | 480       | 480              | 420 | 400 | MHz  |
| One 27 x 27                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 18                                  | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of two 18 x 18(One sum of 2 16 x 16) | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of square                            | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 18 x 18 plus 36 (a x b) + c              | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
|                                              |     | Modes u | sing two I | )SPs      |                  |     |     | •    |
| Three 18 x 18                                | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One sum of four 18 x 18                      | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One sum of two 27 x 27                       | 465 | 465     | 450        | 380       | 380              | 300 | 290 | MHz  |
| One sum of two 36 x 18                       | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |
| One complex 18 x 18                          | 500 | 500     | 500        | 400       | 400              | 350 | 350 | MHz  |
| One 36 x 36                                  | 475 | 475     | 475        | 380       | 380              | 300 | 300 | MHz  |

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

|                       |     | Peformance |           |      |                  |     |     |      |  |  |
|-----------------------|-----|------------|-----------|------|------------------|-----|-----|------|--|--|
| Mode                  | C1  | C2, C2L    | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
|                       |     | Modes us   | ing Three | DSPs | •                |     |     |      |  |  |
| One complex 18 x 25   | 425 | 425        | 415       | 340  | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs |     |            |           |      |                  |     |     |      |  |  |
| One complex 27 x 27   | 465 | 465        | 465       | 380  | 380              | 300 | 290 | MHz  |  |  |

## **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | Resour | ces Used | Performance |            |     |     |         |                     |     |      |
|--------|------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                               | ALUTS  | Memory   | <b>C</b> 1  | C2,<br>C2L | C3  | C4  | 12, I2L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths  | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0      | 1        | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths          | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

Page 48 Switching Characteristics

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
| Farallel hapiu 1/0 | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| IVIISCEIIAIIEOUS   | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.

Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate  $\geq$  1.25 Gbps

LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

Page 54 Configuration Specification

Table 47. Uncompressed .rbf Sizes for Stratix V Devices

| Family          | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) (4), (5) |  |  |
|-----------------|--------|---------|--------------------------------|---------------------------------|--|--|
| Stratix V E (1) | 5SEE9  | _       | 342,742,976                    | 700,888                         |  |  |
|                 | 5SEEB  | _       | 342,742,976                    | 700,888                         |  |  |

#### Notes to Table 47:

- (1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.
- (2) 36-transceiver devices.
- (3) 24-transceiver devices.
- (4) File size for the periphery image.
- (5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help*.

Table 48 lists the minimum configuration time estimates for Stratix V devices.

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

|         | Mombor         |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |                        |  |
|---------|----------------|-------|-------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|--|
| Variant | Member<br>Code | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | A3             | 4     | 100               | 0.534                  | Width         DCLK (MHz)         Min Cor Time (MHz)           32         100         0.067           32         100         0.043           32         100         0.082           32         100         0.082           32         100         0.107           32         100         0.107           32         100         0.083           32         100         0.083           32         100         0.107           32         100         0.107           32         100         0.107           32         100         0.107           32         100         0.107           32         100         0.107           32         100         0.107 | 0.067      |                        |  |
|         | AS             | 4     | 100               | 0.344                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.043                  |  |
|         | A4             | 4     | 100               | 0.534                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.067                  |  |
|         | A5             | 4     | 100               | 0.675                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.084                  |  |
|         | A7             | 4     | 100               | 0.675                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.084                  |  |
| GX      | A9             | 4     | 100               | 0.857                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.107                  |  |
|         | AB             | 4     | 100               | 0.857                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.107                  |  |
|         | B5             | 4     | 100               | 0.676                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.085                  |  |
|         | B6             | 4     | 100               | 0.676                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.085                  |  |
|         | В9             | 4     | 100               | 0.857                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.107                  |  |
|         | BB             | 4     | 100               | 0.857                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.107                  |  |
| GT      | C5             | 4     | 100               | 0.675                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.084                  |  |
| G1      | C7             | 4     | 100               | 0.675                  | 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100        | 0.084                  |  |

Page 64 I/O Timing

## **Remote System Upgrades**

Table 56 lists the timing parameter specifications for the remote system upgrade circuitry.

**Table 56. Remote System Upgrade Circuitry Timing Specifications** 

| Parameter                    | Minimum | Maximum | Unit |  |  |
|------------------------------|---------|---------|------|--|--|
| t <sub>RU_nCONFIG</sub> (1)  | 250     | _       | ns   |  |  |
| t <sub>RU_nRSTIMER</sub> (2) | 250     | _       | ns   |  |  |

#### Notes to Table 56:

- (1) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the Remote System Upgrade State Machine section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (2) This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the User Watchdog Timer section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

## **User Watchdog Internal Circuitry Timing Specification**

Table 57 lists the operating range of the 12.5-MHz internal oscillator.

Table 57. 12.5-MHz Internal Oscillator Specifications

| Minimum | Typical | Maximum | Units |  |  |
|---------|---------|---------|-------|--|--|
| 5.3     | 7.9     | 12.5    | MHz   |  |  |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

You can download the Excel-based I/O Timing spreadsheet from the Stratix V Devices Documentation web page.

## **Programmable IOE Delay**

Table 58 lists the Stratix V IOE programmable delay settings.

Table 58. IOE Programmable Delay for Stratix V Devices (Part 1 of 2)

| Parameter (1) Available Settings | Aveilable Min |            | Fast Model |       | Slow Model |       |       |       |             |       |       |    |
|----------------------------------|---------------|------------|------------|-------|------------|-------|-------|-------|-------------|-------|-------|----|
|                                  | Offset        | Industrial | Commercial | C1    | C2         | C3    | C4    | 12    | 13,<br>13YY | 14    | Unit  |    |
| D1                               | 64            | 0          | 0.464      | 0.493 | 0.838      | 0.838 | 0.924 | 1.011 | 0.844       | 0.921 | 1.006 | ns |
| D2                               | 32            | 0          | 0.230      | 0.244 | 0.415      | 0.415 | 0.459 | 0.503 | 0.417       | 0.456 | 0.500 | ns |

Page 72 Document Revision History