



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 185000                                                      |
| Number of Logic Elements/Cells | 490000                                                      |
| Total RAM Bits                 | 46080000                                                    |
| Number of I/O                  | 696                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 0.82V ~ 0.88V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                          |
| Package / Case                 | 1517-BBGA, FCBGA                                            |
| Supplier Device Package        | 1517-FBGA (40x40)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5k2f40i2ln |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Page 6 Electrical Characteristics

Table 6. Recommended Operating Conditions for Stratix V Devices (Part 2 of 2)

| Symbol | Description             | Condition    | Min <sup>(4)</sup> | Тур | Max <sup>(4)</sup> | Unit |
|--------|-------------------------|--------------|--------------------|-----|--------------------|------|
| t      | Power supply ramp time  | Standard POR | 200 μs             | _   | 100 ms             | _    |
| LRAMP  | Fower supply rainp line | Fast POR     | 200 μs             | _   | 4 ms               | _    |

#### Notes to Table 6:

- (1)  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.
- (2) If you do not use the design security feature in Stratix V devices, connect V<sub>CCBAT</sub> to a 1.2- to 3.0-V power supply. Stratix V power-on-reset (POR) circuitry monitors V<sub>CCBAT</sub>. Stratix V devices will not exit POR if V<sub>CCBAT</sub> stays at logic low.
- (3) C2L and I2L can also be run at 0.90 V for legacy boards that were designed for the C2 and I2 speed grades.
- (4) The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

Table 7 lists the transceiver power supply recommended operating conditions for Stratix V GX, GS, and GT devices.

Table 7. Recommended Transceiver Power Supply Operating Conditions for Stratix V GX, GS, and GT Devices (Part 1 of 2)

| Symbol                | Description                                                                                   | Devices    | Minimum <sup>(4)</sup> | Typical | Maximum <sup>(4)</sup> | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------|------------|------------------------|---------|------------------------|------|
| V <sub>CCA_GXBL</sub> | Transceiver channel PLL power supply (left                                                    | GX, GS, GT | 2.85                   | 3.0     | 3.15                   | V    |
| (1), (3)              | side)                                                                                         | ७४, ७७, ७१ | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCA_GXBR</sub> | Transceiver channel PLL power supply (right                                                   | GX, GS     | 2.85                   | 3.0     | 3.15                   | V    |
| $(1), (\overline{3})$ | side)                                                                                         | রম, রহ     | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCA_GTBR</sub> | Transceiver channel PLL power supply (right side)                                             | GT         | 2.85                   | 3.0     | 3.15                   | V    |
|                       | Transceiver hard IP power supply (left side; C1, C2, I2, and I3YY speed grades)               | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHIP_L</sub>  | Transceiver hard IP power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)  | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver hard IP power supply (right side; C1, C2, I2, and I3YY speed grades)              | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| $V_{\text{CCHIP}\_R}$ | Transceiver hard IP power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades) | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (left side; C1, C2, I2, and I3YY speed grades)                   | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_L</sub> | Transceiver PCS power supply (left side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)      | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       | Transceiver PCS power supply (right side; C1, C2, I2, and I3YY speed grades)                  | GX, GS, GT | 0.87                   | 0.9     | 0.93                   | V    |
| V <sub>CCHSSI_R</sub> | Transceiver PCS power supply (right side; C2L, C3, C4, I2L, I3, I3L, and I4 speed grades)     | GX, GS, GT | 0.82                   | 0.85    | 0.88                   | V    |
|                       |                                                                                               |            | 0.82                   | 0.85    | 0.88                   |      |
| V <sub>CCR_GXBL</sub> | Receiver analog power supply (left side)                                                      | GX, GS, GT | 0.87                   | 0.90    | 0.93                   | V    |
| (2)                   | Treceiver arialog power supply (left side)                                                    | un, us, ui | 0.97                   | 1.0     | 1.03                   | v    |
|                       |                                                                                               |            | 1.03                   | 1.05    | 1.07                   |      |

Electrical Characteristics Page 9

## I/O Pin Leakage Current

Table 9 lists the Stratix V I/O pin leakage current specifications.

Table 9. I/O Pin Leakage Current for Stratix V Devices (1)

| Symbol          | Description        | Conditions                                 | Min | Тур | Max | Unit |
|-----------------|--------------------|--------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | $V_I = 0 V to V_{CCIOMAX}$                 | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | -30 | _   | 30  | μΑ   |

#### Note to Table 9:

(1) If  $V_0 = V_{CCIO}$  to  $V_{CCIOMax}$ , 100  $\mu A$  of leakage current per I/O is expected.

### **Bus Hold Specifications**

Table 10 lists the Stratix V device family bus hold specifications.

Table 10. Bus Hold Parameters for Stratix V Devices

|                               |                   |                                                |       |      |       |      | V     | CIO  |       |      |       |      |      |
|-------------------------------|-------------------|------------------------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|------|
| Parameter                     | Symbol            | Conditions                                     | 1.2 V |      | 1.5 V |      | 1.8 V |      | 2.5 V |      | 3.0 V |      | Unit |
|                               |                   |                                                | Min   | Max  |      |
| Low<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum) | 22.5  | _    | 25.0  | _    | 30.0  | _    | 50.0  | _    | 70.0  | _    | μА   |
| High<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(minimum) | -22.5 | _    | -25.0 | _    | -30.0 | _    | -50.0 | —    | -70.0 | _    | μА   |
| Low<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | 120  | _     | 160  | _     | 200  | _     | 300  | _     | 500  | μА   |
| High<br>overdrive<br>current  | I <sub>ODH</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>       | _     | -120 | _     | -160 | _     | -200 | _     | -300 | _     | -500 | μА   |
| Bus-hold<br>trip point        | V <sub>TRIP</sub> | _                                              | 0.45  | 0.95 | 0.50  | 1.00 | 0.68  | 1.07 | 0.70  | 1.70 | 0.80  | 2.00 | V    |

## **On-Chip Termination (OCT) Specifications**

If you enable OCT calibration, calibration is automatically performed at power-up for I/Os connected to the calibration block. Table 11 lists the Stratix V OCT termination calibration accuracy specifications.

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 1 of 2)

|                     |                                                                     |                                                  |            | Calibratio | n Accuracy     |       |      |
|---------------------|---------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|-------|------|
| Symbol              | Description                                                         | Conditions                                       | <b>C</b> 1 | C2,I2      | C3,I3,<br>I3YY | C4,I4 | Unit |
| 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15   | %    |

Page 10 Electrical Characteristics

Table 11. OCT Calibration Accuracy Specifications for Stratix V Devices (1) (Part 2 of 2)

|                                                                                                                                            |                                                                                                                                        |                                                  |            | Calibratio | n Accuracy     |            |      |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|------------|----------------|------------|------|
| Symbol                                                                                                                                     | Description                                                                                                                            | Conditions                                       | C1         | C2,I2      | C3,I3,<br>I3YY | C4,I4      | Unit |
| 50-Ω R <sub>S</sub>                                                                                                                        | Internal series termination with calibration (50- $\Omega$ setting)                                                                    | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$                                                                                            | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 V    | ±15        | ±15        | ±15            | ±15        | %    |
| $48$ - $\Omega$ , $60$ - $\Omega$ , $80$ - $\Omega$ , and $240$ - $\Omega$ R <sub>S</sub>                                                  | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)                  | V <sub>CCIO</sub> = 1.2 V                        | ±15        | ±15        | ±15            | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                                                        | Internal parallel termination with calibration (50-Ω setting)                                                                          | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 V      | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} 20\text{-}\Omega,30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,\\ \text{and}\\ 120\text{-}\OmegaR_T \end{array}$ | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 V         | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                                                              | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                                | V <sub>CCIO</sub> = 1.2                          | -10 to +40 | -10 to +40 | -10 to +40     | -10 to +40 | %    |
| $\begin{array}{c} \textbf{25-}\Omega \\ \textbf{R}_{S\_left\_shift} \end{array}$                                                           | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                               | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 V | ±15        | ±15        | ±15            | ±15        | %    |

#### Note to Table 11:

Table 12 lists the Stratix V OCT without calibration resistance tolerance to PVT changes.

Table 12. OCT Without Calibration Resistance Tolerance Specifications for Stratix V Devices (Part 1 of 2)

|                             |                                                                        |                                   | Resistance Tolerance |       |                 |        |      |  |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|----------------------|-------|-----------------|--------|------|--|
| Symbol                      | Description                                                            | Conditions                        | <b>C</b> 1           | C2,I2 | C3, I3,<br>I3YY | C4, I4 | Unit |  |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 V | ±30                  | ±30   | ±40             | ±40    | %    |  |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 1.8 and 1.5 V | ±30                  | ±30   | ±40             | ±40    | %    |  |
| 25-Ω R <sub>S</sub>         | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 V         | ±35                  | ±35   | ±50             | ±50    | %    |  |

<sup>(1)</sup> OCT calibration accuracy is valid at the time of calibration only.

Page 16 Electrical Characteristics

Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

| I/O                    |      |     |      | V <sub>DIF(I</sub> | <sub>DC)</sub> (V)      | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | V <sub>DIF(AC)</sub> (V)  |      |                             |
|------------------------|------|-----|------|--------------------|-------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|------|-----------------------------|
| Standard               | Min  | Тур | Max  | Min                | Max                     | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min  | Max                         |
| HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16               | V <sub>CCIO</sub> + 0.3 | _                               | 0.5*<br>V <sub>CCIO</sub> | _                               | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14 | 1.2 | 1.3  | 0.26               | 0.26                    | 0.5*V <sub>CCIO</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCIO</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                          | Vc    | <sub>CIO</sub> (V) | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | $V_{ICM(DC)}$ (V)              |       | Vo    | D (V) ( | 6)  | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|------------------------------|-------|--------------------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|-------|---------|-----|-------------------------------------|------|-------|
| Standard                     | Min   | Тур                | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min   | Тур     | Max | Min                                 | Тур  | Max   |
| PCML                         | Trar  | nsmitte            |       |     |                                     |     |      | of the high-s<br>I/O pin speci |       |       |         |     |                                     |      | . For |
| 2.5 V                        | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | 0.247 |         | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS (1)                     | 2.373 | 2.3                | 2.023 | 100 | 1.25 V                              |     | 1.05 | D <sub>MAX</sub> > 700 Mbps    | 1.55  | 0.247 | _       | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                    | 2.375 | 2.5                | 2.625 | 100 | _                                   | _   | _    | _                              | _     | _     | _       | _   | _                                   |      | _     |
| RSDS<br>(HIO) <sup>(2)</sup> | 2.375 | 2.5                | 2.625 | 100 | V <sub>CM</sub> = 1.25 V            | _   | 0.3  | _                              | 1.4   | 0.1   | 0.2     | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) (3)   | 2.375 | 2.5                | 2.625 | 200 | _                                   | 600 | 0.4  | _                              | 1.325 | 0.25  | _       | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                    | _     | _                  | _     | 300 | _                                   | _   | 0.6  | D <sub>MAX</sub> ≤ 700 Mbps    | 1.8   | _     | _       | _   | _                                   | _    | _     |
| ), (9)                       | _     | _                  | _     | 300 | _                                   | _   | 1    | D <sub>MAX</sub> > 700 Mbps    | 1.6   | _     | _       | _   | _                                   | _    | _     |

#### Notes to Table 22:

- (1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.
- (2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
- (3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.
- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{\text{ICM}}$ ,  $V_{\text{OD}}$ , and  $V_{\text{OCM}}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5  $\rm V.$

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

Table 23. Transceiver Specifications for Stratix V GX and GS Devices (1) (Part 4 of 7)

| Symbol/                                                   | Conditions                                                                                                             | Tra | nsceive<br>Grade | r Speed<br>1 | Trai | nsceive<br>Grade |     | Trai | r Speed<br>3    | Unit |    |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------------------|--------------|------|------------------|-----|------|-----------------|------|----|
| Description                                               |                                                                                                                        | Min | Тур              | Max          | Min  | Тур              | Max | Min  | Тур             | Max  |    |
|                                                           | 85– $\Omega$ setting                                                                                                   | _   | 85 ±<br>30%      | _            | _    | 85 ± 30%         | _   | _    | 85 ±<br>30%     | _    | Ω  |
| Differential on-                                          | 100–Ω<br>setting                                                                                                       | _   | 100<br>±<br>30%  | _            | _    | 100<br>±<br>30%  | _   | _    | 100<br>±<br>30% | _    | Ω  |
| chip termination resistors (21)                           | 120–Ω<br>setting                                                                                                       | _   | 120<br>±<br>30%  |              | _    | 120<br>±<br>30%  |     | _    | 120<br>±<br>30% | _    | Ω  |
|                                                           | 150-Ω<br>setting                                                                                                       | _   | 150<br>±<br>30%  | _            | _    | 150<br>±<br>30%  | _   | _    | 150<br>±<br>30% | _    | Ω  |
|                                                           | V <sub>CCR_GXB</sub> = 0.85 V or 0.9 V full bandwidth                                                                  | _   | 600              | _            | _    | 600              | _   | _    | 600             | _    | mV |
| V <sub>ICM</sub><br>(AC and DC<br>coupled)                | $\begin{array}{c} V_{CCR\_GXB} = \\ 0.85 \text{ V or } 0.9 \\ \text{V} \\ \text{half} \\ \text{bandwidth} \end{array}$ | _   | 600              | _            | _    | 600              | _   | _    | 600             | _    | mV |
| coupleu)                                                  | V <sub>CCR_GXB</sub> = 1.0 V/1.05 V full bandwidth                                                                     | _   | 700              | _            | _    | 700              | _   | _    | 700             | _    | mV |
|                                                           | V <sub>CCR_GXB</sub> = 1.0 V half bandwidth                                                                            | _   | 750              | _            | _    | 750              | _   | _    | 750             | _    | mV |
| t <sub>LTR</sub> (11)                                     | _                                                                                                                      | _   | _                | 10           | _    | _                | 10  | _    | _               | 10   | μs |
| t <sub>LTD</sub> (12)                                     | _                                                                                                                      | 4   | _                |              | 4    |                  |     | 4    |                 | _    | μs |
| t <sub>LTD_manual</sub> (13)                              | _                                                                                                                      | 4   | _                |              | 4    | _                |     | 4    | _               |      | μs |
| t <sub>LTR_LTD_manual</sub> (14)                          | _                                                                                                                      | 15  | _                | _            | 15   |                  | _   | 15   |                 | _    | μs |
| Run Length                                                | _                                                                                                                      |     | _                | 200          |      | _                | 200 | _    |                 | 200  | UI |
| Programmable<br>equalization<br>(AC Gain) <sup>(10)</sup> | Full<br>bandwidth<br>(6.25 GHz)<br>Half<br>bandwidth<br>(3.125 GHz)                                                    | _   | _                | 16           | _    | _                | 16  | _    | _               | 16   | dB |

Table 28. Transceiver Specifications for Stratix V GT Devices (Part 4 of 5)  $^{(1)}$ 

| Symbol/                                                            | Conditions                                   |        | Transceive<br>peed Grade |                                |        | Transceive<br>Deed Grade |                                | Unit |
|--------------------------------------------------------------------|----------------------------------------------|--------|--------------------------|--------------------------------|--------|--------------------------|--------------------------------|------|
| Description                                                        |                                              | Min    | Тур                      | Max                            | Min    | Тур                      | Max                            |      |
| Data rate                                                          | GT channels                                  | 19,600 | _                        | 28,050                         | 19,600 | _                        | 25,780                         | Mbps |
| Differential on-chip                                               | GT channels                                  | _      | 100                      | _                              |        | 100                      | <u> </u>                       | Ω    |
| termination resistors                                              | GX channels                                  |        |                          | •                              | (8)    |                          | <u>'</u>                       |      |
| \/                                                                 | GT channels                                  | _      | 500                      | _                              | _      | 500                      | _                              | mV   |
| V <sub>OCM</sub> (AC coupled)                                      | GX channels                                  |        |                          | •                              | (8)    |                          | <u>'</u>                       |      |
| Diag/Fall time                                                     | GT channels                                  | _      | 15                       | _                              | _      | 15                       | _                              | ps   |
| Rise/Fall time                                                     | GX channels                                  |        | <u>I</u>                 |                                | (8)    |                          |                                |      |
| Intra-differential pair<br>skew                                    | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Intra-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| Inter-transceiver block<br>transmitter channel-to-<br>channel skew | GX channels                                  |        |                          |                                | (8)    |                          |                                |      |
| CMU PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 12500                          | 600    | _                        | 8500                           | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| ATX PLL                                                            |                                              |        |                          |                                |        |                          |                                |      |
|                                                                    | VCO post-<br>divider L=2                     | 8000   | _                        | 12500                          | 8000   | _                        | 8500                           | Mbps |
|                                                                    | L=4                                          | 4000   | _                        | 6600                           | 4000   | _                        | 6600                           | Mbps |
| Supported Data Rate                                                | L=8                                          | 2000   | _                        | 3300                           | 2000   | _                        | 3300                           | Mbps |
| Range for GX Channels                                              | L=8,<br>Local/Central<br>Clock Divider<br>=2 | 1000   | _                        | 1762.5                         | 1000   | _                        | 1762.5                         | Mbps |
| Supported Data Rate<br>Range for GT Channels                       | VCO post-<br>divider L=2                     | 9800   | _                        | 14025                          | 9800   | _                        | 12890                          | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |
| t <sub>pll_lock</sub> (14)                                         | _                                            | _      | _                        | 10                             | _      | _                        | 10                             | μs   |
| fPLL                                                               |                                              |        | •                        |                                |        |                          |                                |      |
| Supported Data Range                                               | _                                            | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | 600    | _                        | 3250/<br>3.125 <sup>(23)</sup> | Mbps |
| t <sub>pll_powerdown</sub> (13)                                    | _                                            | 1      | _                        | _                              | 1      | _                        | _                              | μs   |

Page 36 Switching Characteristics

Figure 4 shows the differential transmitter output waveform.

Figure 4. Differential Transmitter/Receiver Output/Input Waveform



Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

Page 38 Switching Characteristics

- XFI
- ASI
- HiGig/HiGig+
- HiGig2/HiGig2+
- Serial Data Converter (SDC)
- GPON
- SDI
- SONET
- Fibre Channel (FC)
- PCIe
- QPI
- SFF-8431

Download the Stratix V Characterization Report Tool to view the characterization report summary for these protocols.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks, configuration, and JTAG specifications.

## **Clock Tree Specifications**

Table 30 lists the clock tree specifications for Stratix V devices.

Table 30. Clock Tree Performance for Stratix V Devices (1)

|                              | Performance              |                          |        |      |  |  |  |  |  |  |
|------------------------------|--------------------------|--------------------------|--------|------|--|--|--|--|--|--|
| Symbol                       | C1, C2, C2L, I2, and I2L | C3, I3, I3L, and<br>I3YY | C4, I4 | Unit |  |  |  |  |  |  |
| Global and<br>Regional Clock | 717                      | 650                      | 580    | MHz  |  |  |  |  |  |  |
| Periphery Clock              | 550                      | 500                      | 500    | MHz  |  |  |  |  |  |  |

#### Note to Table 30:

(1) The Stratix V ES devices are limited to 600 MHz core clock tree performance.

# **PLL Specifications**

Table 31 lists the Stratix V PLL specifications when operating in both the commercial junction temperature range (0° to 85°C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 31. PLL Specifications for Stratix V Devices (Part 1 of 3)

| Symbol                          | Parameter                                                                                                | Min | Тур | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|--------------------|------|
|                                 | Input clock frequency (C1, C2, C2L, I2, and I2L speed grades)                                            | 5   | _   | 800 (1)            | MHz  |
| f <sub>IN</sub>                 | Input clock frequency (C3, I3, I3L, and I3YY speed grades)                                               | 5   | _   | 800 (1)            | MHz  |
|                                 | Input clock frequency (C4, I4 speed grades)                                                              | 5   | _   | 650 <sup>(1)</sup> | MHz  |
| INPFD                           | Input frequency to the PFD                                                                               | 5   | _   | 325                | MHz  |
| FINPFD                          | Fractional Input clock frequency to the PFD                                                              | 50  | _   | 160                | MHz  |
|                                 | PLL VCO operating range (C1, C2, C2L, I2, I2L speed grades)                                              | 600 | _   | 1600               | MHz  |
| f <sub>vco</sub> <sup>(9)</sup> | PLL VCO operating range (C3, I3, I3L, I3YY speed grades)                                                 | 600 | _   | 1600               | MHz  |
|                                 | PLL VCO operating range (C4, I4 speed grades)                                                            | 600 | _   | 1300               | MHz  |
| EINDUTY                         | Input clock or external feedback clock input duty cycle                                                  | 40  | _   | 60                 | %    |
|                                 | Output frequency for an internal global or regional clock (C1, C2, C2L, I2, I2L speed grades)            | _   | _   | 717 (2)            | MHz  |
| Гоит                            | Output frequency for an internal global or regional clock (C3, I3, I3L speed grades)                     | _   | _   | 650 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an internal global or regional clock (C4, I4 speed grades)                          | _   | _   | 580 <sup>(2)</sup> | MHz  |
|                                 | Output frequency for an external clock output (C1, C2, C2L, I2, I2L speed grades)                        | _   | _   | 800 (2)            | MHz  |
| f <sub>OUT_EXT</sub>            | Output frequency for an external clock output (C3, I3, I3L speed grades)                                 | _   | _   | 667 (2)            | MHz  |
|                                 | Output frequency for an external clock output (C4, I4 speed grades)                                      | _   | _   | 553 <sup>(2)</sup> | MHz  |
| t <sub>оитриту</sub>            | Duty cycle for a dedicated external clock output (when set to <b>50%</b> )                               | 45  | 50  | 55                 | %    |
| FCOMP                           | External feedback clock compensation time                                                                | _   |     | 10                 | ns   |
| DYCONFIGCLK                     | Dynamic Configuration Clock used for mgmt_clk and scanclk                                                | _   | _   | 100                | MHz  |
| Lock                            | Time required to lock from the end-of-device configuration or deassertion of areset                      | _   | _   | 1                  | ms   |
| DLOCK                           | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1                  | ms   |
|                                 | PLL closed-loop low bandwidth                                                                            |     | 0.3 |                    | MHz  |
| :<br>CLBW                       | PLL closed-loop medium bandwidth                                                                         |     | 1.5 |                    | MHz  |
|                                 | PLL closed-loop high bandwidth (7)                                                                       | _   | 4   | _                  | MHz  |
| PLL_PSERR                       | Accuracy of PLL phase shift                                                                              |     | _   | ±50                | ps   |
| ARESET                          | Minimum pulse width on the areset signal                                                                 | 10  | _   | _                  | ns   |

Page 42 Switching Characteristics

Table 32. Block Performance Specifications for Stratix V DSP Devices (Part 2 of 2)

|                       |     | Peformance |           |      |                  |     |     |      |  |  |
|-----------------------|-----|------------|-----------|------|------------------|-----|-----|------|--|--|
| Mode                  | C1  | C2, C2L    | 12, 12L   | C3   | 13, 13L,<br>13YY | C4  | 14  | Unit |  |  |
|                       |     | Modes us   | ing Three | DSPs | •                |     |     |      |  |  |
| One complex 18 x 25   | 425 | 425        | 415       | 340  | 340              | 275 | 265 | MHz  |  |  |
| Modes using Four DSPs |     |            |           |      |                  |     |     |      |  |  |
| One complex 27 x 27   | 465 | 465        | 465       | 380  | 380              | 300 | 290 | MHz  |  |  |

# **Memory Block Specifications**

Table 33 lists the Stratix V memory block specifications.

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 1 of 2)

|        |                                    | Resour | ces Used | Performance |            |     |     |         |                     |     |      |
|--------|------------------------------------|--------|----------|-------------|------------|-----|-----|---------|---------------------|-----|------|
| Memory | Mode                               | ALUTS  | Memory   | C1          | C2,<br>C2L | C3  | C4  | 12, I2L | 13,<br>13L,<br>13YY | 14  | Unit |
|        | Single port, all supported widths  | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| MLAB   | Simple dual-port,<br>x32/x64 depth | 0      | 1        | 450         | 450        | 400 | 315 | 450     | 400                 | 315 | MHz  |
| IVILAD | Simple dual-port, x16 depth (3)    | 0      | 1        | 675         | 675        | 533 | 400 | 675     | 533                 | 400 | MHz  |
|        | ROM, all supported widths          | 0      | 1        | 600         | 600        | 500 | 450 | 600     | 500                 | 450 | MHz  |

Table 33. Memory Block Performance Specifications for Stratix V Devices (1), (2) (Part 2 of 2)

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all supported widths                                                                         | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32                               | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

#### Notes to Table 33:

## **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

**Table 34. Internal Temperature Sensing Diode Specification** 

| Tei  | mperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|------|--------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40° | °C to 100°C        | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

Table 35. External Temperature Sensing Diode Specifications for Stratix V Devices

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | _     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | _     | 0.9   | V    |
| Series resistance                        | _     | _     | <1    | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | _    |

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50%** output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

<sup>(3)</sup> The F<sub>MAX</sub> specification is only achievable with Fitter options, **MLAB Implementation In 16-Bit Deep Mode** enabled.

Page 44 Switching Characteristics

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| _                                                                                                      |                                       |     |     |     |     |        |        |     |         |            |       |     |            |       |
|--------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|------------|-------|-----|------------|-------|
| Cumbal                                                                                                 | Conditions                            |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY    | C4,I4 |     |            | Unit  |
| Symbol                                                                                                 | Conunctions                           | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max        | Min   | Тур | Max        | UIIIL |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5     |     | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625        | 5     |     | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 (4) | 5   |     | 520 | 5   | _      | 520    | 5   |         | 420        | 5     |     | 420        | MHz   |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                     | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625<br>(5) | 5     |     | 525<br>(5) | MHz   |

Page 46 Switching Characteristics

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 3 of 4)

|                                       |                                                                                           |     | C1  |      | C2, | C2L, I | 2, I2L | C3, | 13, I3L | ., I3YY | C4,14 |     |      |      |
|---------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|-----|--------|--------|-----|---------|---------|-------|-----|------|------|
| Symbol                                | Conditions                                                                                | Min | Тур | Max  | Min | Тур    | Max    | Min | Тур     | Max     | Min   | Тур | Max  | Unit |
| t <sub>DUTY</sub>                     | Transmitter output clock duty cycle for both True and Emulated Differential I/O Standards | 45  | 50  | 55   | 45  | 50     | 55     | 45  | 50      | 55      | 45    | 50  | 55   | %    |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 160  | _   | _      | 160    | _   | _       | 200     | _     | _   | 200  | ps   |
| t <sub>RISE</sub> & t <sub>FALL</sub> | Emulated Differential I/O Standards with three external output resistor networks          | _   |     | 250  | _   | _      | 250    | _   |         | 250     | _     |     | 300  | ps   |
|                                       | True Differential<br>I/O Standards                                                        | _   | _   | 150  | _   |        | 150    |     | _       | 150     |       | _   | 150  | ps   |
| TCCS                                  | Emulated<br>Differential I/O<br>Standards                                                 | _   | _   | 300  | _   | _      | 300    | _   |         | 300     | _     |     | 300  | ps   |
| Receiver                              |                                                                                           |     |     |      |     |        |        |     |         |         |       |     |      |      |
|                                       | SERDES factor J<br>= 3 to 10 (11), (12),<br>(13), (14), (15), (16)                        | 150 | _   | 1434 | 150 | _      | 1434   | 150 | _       | 1250    | 150   | _   | 1050 | Mbps |
| True<br>Differential<br>I/O Standards | SERDES factor J ≥ 4  LVDS RX with DPA (12), (14), (15), (16)                              | 150 | _   | 1600 | 150 | _      | 1600   | 150 | _       | 1600    | 150   | _   | 1250 | Mbps |
| - f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers                                          | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   |     | (7)  | Mbps |
|                                       | SERDES factor J<br>= 1,<br>uses SDR<br>Register                                           | (6) | _   | (7)  | (6) | _      | (7)    | (6) |         | (7)     | (6)   | _   | (7)  | Mbps |

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 4 of 4)

| Cumbal                        | Conditions                                       |     | C1  |           | C2, | C2L, I | 2, I2L    | C3, | I3, I3I | ., I3YY   | C4,I4 |     |           | Unit     |
|-------------------------------|--------------------------------------------------|-----|-----|-----------|-----|--------|-----------|-----|---------|-----------|-------|-----|-----------|----------|
| Symbol                        | Conuntions                                       | Min | Тур | Max       | Min | Тур    | Max       | Min | Тур     | Max       | Min   | Тур | Max       | Ullit    |
|                               | SERDES factor J<br>= 3 to 10                     | (6) | _   | (8)       | (6) |        | (8)       | (6) |         | (8)       | (6)   | _   | (8)       | Mbps     |
| f <sub>HSDR</sub> (data rate) | SERDES factor J<br>= 2,<br>uses DDR<br>Registers | (6) |     | (7)       | (6) |        | (7)       | (6) |         | (7)       | (6)   |     | (7)       | Mbps     |
|                               | SERDES factor J<br>= 1,<br>uses SDR<br>Register  | (6) | _   | (7)       | (6) | _      | (7)       | (6) | _       | (7)       | (6)   | _   | (7)       | Mbps     |
| DPA Mode                      |                                                  |     |     |           |     |        |           |     |         |           |       |     |           |          |
| DPA run<br>length             | _                                                |     | _   | 1000<br>0 |     |        | 1000<br>0 | _   |         | 1000<br>0 | _     | _   | 1000<br>0 | UI       |
| Soft CDR mode                 | •                                                |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Soft-CDR<br>PPM<br>tolerance  | _                                                | _   | _   | 300       | _   | _      | 300       | _   | _       | 300       | _     | _   | 300       | ±<br>PPM |
| Non DPA Mode                  | ,                                                |     |     |           |     |        |           |     |         |           |       |     |           |          |
| Sampling<br>Window            | _                                                | _   | _   | 300       | _   |        | 300       | _   |         | 300       | _     | _   | 300       | ps       |

#### Notes to Table 36:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This only applies to DPA and soft-CDR modes.
- (4) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
- (5) This is achieved by using the **LVDS** clock network.
- (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (7) The maximum ideal frequency is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- (8) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.
- (9) If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
- (10) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- (11) The F<sub>MAX</sub> specification is based on the fast clock used for serial data. The interface F<sub>MAX</sub> is also dependent on the parallel clock domain which is design-dependent and requires timing analysis.
- (12) Stratix V RX LVDS will need DPA. For Stratix V TX LVDS, the receiver side component must have DPA.
- (13) Stratix V LVDS serialization and de-serialization factor needs to be x4 and above.
- (14) Requires package skew compensation with PCB trace length.
- (15) Do not mix single-ended I/O buffer within LVDS I/O bank.
- (16) Chip-to-chip communication only with a maximum load of 5 pF.
- (17) When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.

Page 48 Switching Characteristics

Figure 7 shows the dynamic phase alignment (DPA) lock time specifications with the DPA PLL calibration option enabled.

Figure 7. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 37 lists the DPA lock time specifications for Stratix V devices.

Table 37. DPA Lock Time Specifications for Stratix V GX Devices Only (1), (2), (3)

| Standard           | Training Pattern    | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 0000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111            | 2                                                                             | 128                                                                 | 640 data transitions |
| Farallel hapiu 1/0 | 10010000            | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010            | 8                                                                             | 32                                                                  | 640 data transitions |
| IVIISCEIIAIIEOUS   | 01010101            | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 37:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grade.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 8 shows the **LVDS** soft-clock data recovery (CDR)/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps. Table 38 lists the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate  $\geq$  1.25 Gbps.

Figure 8. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate  $\geq$  1.25 Gbps

LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

Table 38. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate  $\geq$  1.25 Gbps

| Jitter Fr | Sinusoidal Jitter (UI) |        |
|-----------|------------------------|--------|
| F1        | 10,000                 | 25.000 |
| F2        | 17,565                 | 25.000 |
| F3        | 1,493,000              | 0.350  |
| F4        | 50,000,000             | 0.350  |

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.

Figure 9. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate < 1.25 Gbps



## DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices (1), (2) (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

| Clock<br>Network | Parameter                    | Symbol                | C     | 1    | C2, C2L, I2, I2L C3 |      | C3, I3, I3L,<br>I3YY C4,I4 |     | ,14 | Unit |    |
|------------------|------------------------------|-----------------------|-------|------|---------------------|------|----------------------------|-----|-----|------|----|
| NEIWUIK          |                              |                       | Min   | Max  | Min                 | Max  | Min                        | Max | Min | Max  |    |
|                  | Clock period jitter          | t <sub>JIT(per)</sub> | -25   | 25   | -25                 | 25   | -30                        | 30  | -35 | 35   | ps |
| PHY<br>Clock     | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>  | -50   | 50   | -50                 | 50   | -60                        | 60  | -70 | 70   | ps |
|                  | Duty cycle jitter            | $t_{JIT(duty)}$       | -37.5 | 37.5 | -37.5               | 37.5 | -45                        | 45  | -56 | 56   | ps |

#### Notes to Table 42:

- (1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.
- (2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.
- (3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

## **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                                | Min | Тур  | Max | Unit   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                               | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\ensuremath{R}_{\ensuremath{S}}/\ensuremath{R}_{\ensuremath{T}}$ calibration                                            |     | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                                    |     | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $\mathtt{dyn\_term\_ctrl}$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  | _   | ns     |

Figure 10 shows the timing diagram for the oe and dyn term ctrl signals.

Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



Page 52 Configuration Specification

## **Duty Cycle Distortion (DCD) Specifications**

Table 44 lists the worst-case DCD for Stratix V devices.

Table 44. Worst-Case DCD on Stratix V I/O Pins (1)

| Symbol            | C   | 1   | C2, C2 | L, I2, I2L |     | 3, I3L,<br>3YY | C4  | 1,14 | Unit |
|-------------------|-----|-----|--------|------------|-----|----------------|-----|------|------|
| -                 | Min | Max | Min    | Max        | Min | Max            | Min | Max  |      |
| Output Duty Cycle | 45  | 55  | 45     | 55         | 45  | 55             | 45  | 55   | %    |

#### Note to Table 44:

# **Configuration Specification**

# **POR Delay Specification**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.



For more information about the POR delay, refer to the *Hot Socketing and Power-On Reset in Stratix V Devices* chapter.

Table 45 lists the fast and standard POR delay specification.

Table 45. Fast and Standard POR Delay Specification (1)

| POR Delay | Minimum | Maximum |
|-----------|---------|---------|
| Fast      | 4 ms    | 12 ms   |
| Standard  | 100 ms  | 300 ms  |

#### Note to Table 45:

# **JTAG Configuration Specifications**

Table 46 lists the JTAG timing parameters and values for Stratix V devices.

Table 46. JTAG Timing Parameters and Values for Stratix V Devices

| Symbol                  | Description              | Min | Max | Unit |
|-------------------------|--------------------------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period (2)     | 30  | _   | ns   |
| t <sub>JCP</sub>        | TCK clock period (2)     | 167 | _   | ns   |
| t <sub>JCH</sub>        | TCK clock high time (2)  | 14  | _   | ns   |
| t <sub>JCL</sub>        | TCK clock low time (2)   | 14  | _   | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2   | _   | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3   | _   | ns   |

<sup>(1)</sup> The DCD numbers do not cover the core clock network.

<sup>(1)</sup> You can select the POR delay based on the MSEL settings as described in the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.

Page 58 Configuration Specification

Table 50 lists the timing parameters for Stratix V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 50. FPP Timing Parameters for Stratix V Devices (1)

| Symbol                 | Parameter                                         | Minimum                                                    | Maximum              | Units |
|------------------------|---------------------------------------------------|------------------------------------------------------------|----------------------|-------|
| t <sub>CF2CD</sub>     | nCONFIG low to CONF_DONE low                      | _                                                          | 600                  | ns    |
| t <sub>CF2ST0</sub>    | nconfig low to nstatus low                        | _                                                          | 600                  | ns    |
| t <sub>CFG</sub>       | nCONFIG low pulse width                           | 2                                                          | _                    | μS    |
| t <sub>STATUS</sub>    | nstatus low pulse width                           | 268                                                        | 1,506 <sup>(2)</sup> | μS    |
| t <sub>CF2ST1</sub>    | nCONFIG high to nSTATUS high                      | _                                                          | 1,506 <sup>(3)</sup> | μS    |
| t <sub>CF2CK</sub> (6) | nCONFIG high to first rising edge on DCLK         | 1,506                                                      | _                    | μS    |
| t <sub>ST2CK</sub> (6) | nSTATUS high to first rising edge of DCLK         | 2                                                          | _                    | μS    |
| t <sub>DSU</sub>       | DATA[] setup time before rising edge on DCLK      | 5.5                                                        | _                    | ns    |
| t <sub>DH</sub>        | DATA[] hold time after rising edge on DCLK        | 0                                                          | _                    | ns    |
| t <sub>CH</sub>        | DCLK high time                                    | $0.45 \times 1/f_{MAX}$                                    | _                    | S     |
| t <sub>CL</sub>        | DCLK low time                                     | $0.45 \times 1/f_{MAX}$                                    | _                    | S     |
| t <sub>CLK</sub>       | DCLK period                                       | 1/f <sub>MAX</sub>                                         | _                    | S     |
| f                      | DCLK frequency (FPP ×8/×16)                       | _                                                          | 125                  | MHz   |
| f <sub>MAX</sub>       | DCLK frequency (FPP ×32)                          | _                                                          | 100                  | MHz   |
| t <sub>CD2UM</sub>     | CONF_DONE high to user mode (4)                   | 175                                                        | 437                  | μS    |
| +                      | GOVER DOVER high to GUVERN anabled                | 4 × maximum                                                |                      |       |
| t <sub>CD2CU</sub>     | CONF_DONE high to CLKUSR enabled                  | DCLK period                                                | _                    |       |
| t <sub>CD2UMC</sub>    | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × CLKUSR period) <sup>(5)</sup> | _                    | _     |

#### Notes to Table 50:

- (1) Use these timing parameters when the decompression and design security features are disabled.
- (2) This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
- (3) This value is applicable if you do not delay configuration by externally holding the nstatus low.
- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.
- (5) To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the Initialization section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (6) If nSTATUS is monitored, follow the t<sub>ST2CK</sub> specification. If nSTATUS is not monitored, follow the t<sub>CF2CK</sub> specification.

## FPP Configuration Timing when DCLK-to-DATA [] > 1

Figure 13 shows the timing waveform for FPP configuration when using a MAX II device, MAX V device, or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA [] ratio is more than 1.

Configuration Specification Page 61

# **Active Serial Configuration Timing**

Table 52 lists the DCLK frequency specification in the AS configuration scheme.

Table 52. DCLK Frequency Specification in the AS Configuration Scheme (1), (2)

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 52:

- This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

Figure 14 shows the single-device configuration setup for an AS ×1 mode.

Figure 14. AS Configuration Timing



#### Notes to Figure 14:

- (1) If you are using AS ×4 mode, this signal represents the AS\_DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (2) The initialization clock can be from internal oscillator or  ${\tt CLKUSR}$  pin.
- (3) After the option bit to enable the  $INIT\_DONE$  pin is configured into the device, the  $INIT\_DONE$  goes low.

Table 53 lists the timing parameters for AS  $\times 1$  and AS  $\times 4$  configurations in Stratix V devices.

Table 53. AS Timing Parameters for AS  $\times$ 1 and AS  $\times$ 4 Configurations in Stratix V Devices (1), (2) (Part 1 of 2)

| Symbol          | Parameter                                   | Minimum | Maximum | Units |
|-----------------|---------------------------------------------|---------|---------|-------|
| t <sub>CO</sub> | DCLK falling edge to AS_DATAO/ASDO output   | _       | 2       | ns    |
| t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1.5     | _       | ns    |
| t <sub>H</sub>  | Data hold time after falling edge on DCLK   | 0       | _       | ns    |