# E·XFL

## Intel - 5SGXEA5N2F40C2L Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 185000                                                     |
| Number of Logic Elements/Cells | 490000                                                     |
| Total RAM Bits                 | 46080000                                                   |
| Number of I/O                  | 600                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5sgxea5n2f40c2l |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| I/O Standard        | V <sub>IL(DI</sub> | <sub>c)</sub> (V)          | V <sub>IH(D</sub>          | <sub>C)</sub> (V)           | V <sub>IL(AC)</sub> (V)    | V <sub>IH(AC)</sub> (V) | V <sub>ol</sub> (V)        | V <sub>oh</sub> (V)        | I (mA)               | I <sub>oh</sub> |
|---------------------|--------------------|----------------------------|----------------------------|-----------------------------|----------------------------|-------------------------|----------------------------|----------------------------|----------------------|-----------------|
| i/U Stanuaru        | Min                | Max                        | Min                        | Max                         | Max                        | Min                     | Max                        | Min                        | l <sub>oi</sub> (mA) | (mA)            |
| HSTL-18<br>Class I  | _                  | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> +<br>0.1  | _                           | $V_{REF} - 0.2$            | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> –<br>0.4 | 8                    | -8              |
| HSTL-18<br>Class II | _                  | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1     | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> –<br>0.4 | 16                   | -16             |
| HSTL-15<br>Class I  | _                  | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1     | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> –<br>0.4 | 8                    | -8              |
| HSTL-15<br>Class II | _                  | V <sub>REF</sub> –<br>0.1  | V <sub>REF</sub> + 0.1     | _                           | V <sub>REF</sub> - 0.2     | V <sub>REF</sub> + 0.2  | 0.4                        | V <sub>CCIO</sub> –<br>0.4 | 16                   | -16             |
| HSTL-12<br>Class I  | -0.15              | V <sub>REF</sub> –<br>0.08 | V <sub>REF</sub> + 0.08    | V <sub>CCIO</sub> +<br>0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCI0</sub> | 0.75*<br>V <sub>CCI0</sub> | 8                    | -8              |
| HSTL-12<br>Class II | -0.15              | V <sub>REF</sub> –<br>0.08 | V <sub>REF</sub> + 0.08    | V <sub>CCIO</sub> +<br>0.15 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | 0.25*<br>V <sub>CCIO</sub> | 0.75*<br>V <sub>CCI0</sub> | 16                   | -16             |
| HSUL-12             | _                  | V <sub>REF</sub> –<br>0.13 | V <sub>REF</sub> +<br>0.13 | _                           | V <sub>REF</sub> –<br>0.22 | V <sub>REF</sub> + 0.22 | 0.1*<br>V <sub>CCIO</sub>  | 0.9*<br>V <sub>CCI0</sub>  | _                    | _               |

#### Table 19. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Stratix V Devices (Part 2 of 2)

Table 20. Differential SSTL I/O Standards for Stratix V Devices

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |      | <sub>G(DC)</sub> (V)    |                                | V <sub>X(AC)</sub> (V) |                              | V <sub>SWING(AC)</sub> (V)                    |                                               |  |
|-------------------------|-------|-----------------------|-------|------|-------------------------|--------------------------------|------------------------|------------------------------|-----------------------------------------------|-----------------------------------------------|--|
| ijo Stanuaru            | Min   | Тур                   | Max   | Min  | Max                     | Min                            | Тур                    | Max                          | Min                                           | Max                                           |  |
| SSTL-2 Class<br>I, II   | 2.375 | 2.5                   | 2.625 | 0.3  | V <sub>CCI0</sub> + 0.6 | V <sub>CCI0</sub> /2-<br>0.2   | _                      | V <sub>CCI0</sub> /2 + 0.2   | 0.62                                          | V <sub>CCI0</sub> + 0.6                       |  |
| SSTL-18 Class<br>I, II  | 1.71  | 1.8                   | 1.89  | 0.25 | V <sub>CCI0</sub> + 0.6 | V <sub>CCI0</sub> /2-<br>0.175 | _                      | V <sub>CCI0</sub> /2 + 0.175 | 0.5                                           | V <sub>CCI0</sub> + 0.6                       |  |
| SSTL-15 Class<br>I, II  | 1.425 | 1.5                   | 1.575 | 0.2  | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  |                        | V <sub>CCI0</sub> /2 + 0.15  | 0.35                                          | _                                             |  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.45  | 0.2  | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  | V <sub>CCI0</sub> /2   | V <sub>CCI0</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub><br>- V <sub>REF</sub> ) |  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.31  | 0.18 | (1)                     | V <sub>CCI0</sub> /2-<br>0.15  | V <sub>CCI0</sub> /2   | V <sub>CCI0</sub> /2 + 0.15  | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | _                                             |  |
| SSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | 0.18 | _                       | V <sub>REF</sub><br>-0.15      | V <sub>CCI0</sub> /2   | V <sub>REF</sub> +<br>0.15   | -0.30                                         | 0.30                                          |  |

Note to Table 20:

(1) The maximum value for  $V_{SWING(DC)}$  is not defined. However, each single-ended signal needs to be within the respective single-ended limits  $(V_{IH(DC)} \text{ and } V_{IL(DC)})$ .

| I/O                    | V <sub>CCIO</sub> (V) |     |       | V <sub>DIF(I</sub> | <sub>DC)</sub> (V) | V <sub>X(AC)</sub> (V) |     |      | V <sub>CM(DC)</sub> (V) |     |      | V <sub>DIF(AC)</sub> (V) |     |
|------------------------|-----------------------|-----|-------|--------------------|--------------------|------------------------|-----|------|-------------------------|-----|------|--------------------------|-----|
| Standard               | Min                   | Тур | Max   | Min                | Max                | Min                    | Тур | Max  | Min                     | Тур | Max  | Min                      | Max |
| HSTL-18<br>Class I, II | 1.71                  | 1.8 | 1.89  | 0.2                | _                  | 0.78                   | _   | 1.12 | 0.78                    | _   | 1.12 | 0.4                      | _   |
| HSTL-15<br>Class I, II | 1.425                 | 1.5 | 1.575 | 0.2                | _                  | 0.68                   | _   | 0.9  | 0.68                    | _   | 0.9  | 0.4                      | _   |

| I/O                    | V <sub>CCIO</sub> (V) |     |      | V <sub>DIF(</sub> | <sub>DC)</sub> (V)         | V <sub>X(AC)</sub> (V)          |                           |                                 |                           | V <sub>CM(DC)</sub> (V    | )                         | V <sub>DIF(AC)</sub> (V) |                             |
|------------------------|-----------------------|-----|------|-------------------|----------------------------|---------------------------------|---------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|--------------------------|-----------------------------|
| Standard               | Min                   | Тур | Max  | Min               | Max                        | Min                             | Тур                       | Max                             | Min                       | Тур                       | Max                       | Min                      | Max                         |
| HSTL-12<br>Class I, II | 1.14                  | 1.2 | 1.26 | 0.16              | V <sub>CCI0</sub><br>+ 0.3 | _                               | 0.5*<br>V <sub>CCI0</sub> | _                               | 0.4*<br>V <sub>CCI0</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.3                      | V <sub>CCI0</sub><br>+ 0.48 |
| HSUL-12                | 1.14                  | 1.2 | 1.3  | 0.26              | 0.26                       | 0.5*V <sub>CCI0</sub><br>- 0.12 | 0.5*<br>V <sub>CCIO</sub> | 0.5*V <sub>CCI0</sub><br>+ 0.12 | 0.4*<br>V <sub>CCIO</sub> | 0.5*<br>V <sub>CCIO</sub> | 0.6*<br>V <sub>CCIO</sub> | 0.44                     | 0.44                        |

#### Table 21. Differential HSTL and HSUL I/O Standards for Stratix V Devices (Part 2 of 2)

#### Table 22. Differential I/O Standard Specifications for Stratix V Devices (7)

| I/O                                   |       |         | (10)  |     | V <sub>ID</sub> (mV) <sup>(8)</sup> |     |      | V <sub>ICM(DC)</sub> (V)       |       | Vo    | <sub>D</sub> (V) ( | 5)  | V <sub>OCM</sub> (V) <sup>(6)</sup> |      |       |
|---------------------------------------|-------|---------|-------|-----|-------------------------------------|-----|------|--------------------------------|-------|-------|--------------------|-----|-------------------------------------|------|-------|
| Standard                              | Min   | Тур     | Max   | Min | Condition                           | Max | Min  | Condition                      | Max   | Min   | Тур                | Max | Min                                 | Тур  | Max   |
| PCML                                  | Tran  | ismitte |       |     | •                                   |     | •    | of the high-s<br>I/O pin speci | •     |       |                    |     |                                     |      | For   |
| 2.5 V                                 | 2.375 | 2.5     | 2.625 | 100 | V <sub>CM</sub> =                   | _   | 0.05 | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   | 0.247 | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| LVDS <sup>(1)</sup>                   | 2.375 | 2.0     | 2.025 | 100 | 1.25 V                              | _   | 1.05 | D <sub>MAX</sub> ><br>700 Mbps | 1.55  | 0.247 | _                  | 0.6 | 1.125                               | 1.25 | 1.375 |
| BLVDS (5)                             | 2.375 | 2.5     | 2.625 | 100 | _                                   | _   |      | —                              |       | _     | _                  |     | _                                   |      |       |
| RSDS<br>(HIO) <sup>(2)</sup>          | 2.375 | 2.5     | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V         | _   | 0.3  | —                              | 1.4   | 0.1   | 0.2                | 0.6 | 0.5                                 | 1.2  | 1.4   |
| Mini-<br>LVDS<br>(HIO) <sup>(3)</sup> | 2.375 | 2.5     | 2.625 | 200 |                                     | 600 | 0.4  | _                              | 1.325 | 0.25  | _                  | 0.6 | 1                                   | 1.2  | 1.4   |
| LVPECL (4                             |       |         | _     | 300 |                                     | _   | 0.6  | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8   |       | _                  | _   |                                     |      |       |
| ), (9)                                |       | _       |       | 300 | _                                   | _   | 1    | D <sub>MAX</sub> ><br>700 Mbps | 1.6   |       | _                  | _   |                                     |      | —     |

Notes to Table 22:

(1) For optimized LVDS receiver performance, the receiver voltage input range must be between 1.0 V to 1.6 V for data rates above 700 Mbps, and 0 V to 1.85 V for data rates below 700 Mbps.

(2) For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

(3) For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

- (4) For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.
- (5) There are no fixed  $V_{ICM}$ ,  $V_{OD}$ , and  $V_{OCM}$  specifications for BLVDS. They depend on the system topology.
- (6) RL range:  $90 \le RL \le 110 \Omega$ .
- (7) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 18.
- (8) The minimum VID value is applicable over the entire common mode range, VCM.
- (9) LVPECL is only supported on dedicated clock input pins.
- (10) Differential inputs are powered by VCCPD which requires 2.5 V.

# **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature.

- You typically use the interactive Excel-based Early Power Estimator before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.
- **\*** For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

| Symbol/                                                                                                                                 | Conditions                                                               | Transceiver Speed<br>Grade 1 |     | Trai      | nsceive<br>Grade | r Speed<br>2 | Trai      | isceive<br>Grade | er Speed<br>e 3 | Unit                     |      |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------|-----|-----------|------------------|--------------|-----------|------------------|-----------------|--------------------------|------|
| Description                                                                                                                             |                                                                          | Min                          | Тур | Max       | Min              | Тур          | Max       | Min              | Тур             | Max                      |      |
| Reconfiguration<br>clock<br>(mgmt_clk_clk)<br>frequency                                                                                 | _                                                                        | 100                          | _   | 125       | 100              |              | 125       | 100              |                 | 125                      | MHz  |
| Receiver                                                                                                                                |                                                                          |                              |     |           |                  |              |           |                  |                 |                          |      |
| Supported I/O<br>Standards                                                                                                              | _                                                                        |                              |     | 1.4-V PCM | L, 1.5-V         | PCML,        | 2.5-V PCM | L, LVPE          | CL, and         | d LVDS                   |      |
| Data rate<br>(Standard PCS)<br>(9), (23)                                                                                                | _                                                                        | 600                          | _   | 12200     | 600              | _            | 12200     | 600              | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Data rate<br>(10G PCS) <sup>(9),</sup> <sup>(23)</sup>                                                                                  |                                                                          | 600                          | _   | 14100     | 600              | _            | 12500     | 600              | _               | 8500/<br>10312.5<br>(24) | Mbps |
| Absolute $V_{MAX}$ for a receiver pin $(5)$                                                                                             |                                                                          | _                            | _   | 1.2       | —                | _            | 1.2       | —                | _               | 1.2                      | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                            | _                                                                        | -0.4                         | _   |           | -0.4             | _            | _         | -0.4             | _               | _                        | V    |
| Maximum peak-<br>to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-<br>p) before device<br>configuration <sup>(22)</sup> | _                                                                        | _                            | _   | 1.6       | _                | _            | 1.6       | _                | _               | 1.6                      | V    |
| Maximum peak-<br>to-peak                                                                                                                | V <sub>CCR_GXB</sub> =<br>1.0 V/1.05 V<br>(V <sub>ICM</sub> =<br>0.70 V) | _                            | _   | 2.0       | _                | _            | 2.0       | _                | _               | 2.0                      | V    |
| differential input<br>voltage $V_{ID}$ (diff p-<br>p) after device<br>configuration <sup>(18)</sup> ,                                   | $V_{CCR_GXB} = 0.90 V$<br>(V <sub>ICM</sub> = 0.6 V)                     | _                            | _   | 2.4       | _                | _            | 2.4       | _                | _               | 2.4                      | V    |
| (22)                                                                                                                                    | $V_{CCR\_GXB} = 0.85 V$<br>(V <sub>ICM</sub> = 0.6 V)                    |                              |     | 2.4       |                  |              | 2.4       |                  |                 | 2.4                      | V    |
| Minimum<br>differential eye<br>opening at<br>receiver serial<br>input pins <sup>(6), (22),</sup><br>(27)                                | _                                                                        | 85                           |     | _         | 85               |              | _         | 85               | _               | _                        | mV   |

# Table 23. Transceiver Specifications for Stratix V GX and GS Devices <sup>(1)</sup> (Part 3 of 7)





Figure 3 shows the Stratix V AC gain curves for GX channels.

Figure 3. AC Gain Curves for GX Channels (full bandwidth)

Stratix V GT devices contain both GX and GT channels. All transceiver specifications for the GX channels not listed in Table 28 are the same as those listed in Table 23.

Table 28 lists the Stratix V GT transceiver specifications.

# Table 28. Transceiver Specifications for Stratix V GT Devices (Part 2 of 5)<sup>(1)</sup>

| Symbol/                                                                                                                                         | Conditions                                                         |        | Transceive<br>Speed Grade |              |              | Fransceive<br>Deed Grade |             | Unit     |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|---------------------------|--------------|--------------|--------------------------|-------------|----------|
| Description                                                                                                                                     |                                                                    | Min    | Тур                       | Max          | Min          | Тур                      | Max         | Ī        |
|                                                                                                                                                 | 100 Hz                                                             |        |                           | -70          |              |                          | -70         |          |
| Transmitter REFCLK                                                                                                                              | 1 kHz                                                              |        | _                         | -90          | _            | _                        | -90         | -        |
| Phase Noise (622                                                                                                                                | 10 kHz                                                             |        | _                         | -100         | _            | _                        | -100        | dBc/Hz   |
| MHz) <sup>(18)</sup>                                                                                                                            | 100 kHz                                                            |        | —                         | -110         | _            | —                        | -110        | -        |
|                                                                                                                                                 | $\geq$ 1 MHz                                                       |        | —                         | -120         | _            | —                        | -120        | -        |
| Transmitter REFCLK<br>Phase Jitter (100<br>MHz) <sup>(15)</sup>                                                                                 | 10 kHz to<br>1.5 MHz<br>(PCIe)                                     |        | _                         | 3            | _            |                          | 3           | ps (rms) |
| RREF <sup>(17)</sup>                                                                                                                            | —                                                                  |        | 1800<br>± 1%              | _            | _            | 1800<br>± 1%             | _           | Ω        |
| Transceiver Clocks                                                                                                                              |                                                                    |        |                           |              |              |                          |             |          |
| fixedclk <b>clock</b><br>frequency                                                                                                              | PCIe<br>Receiver<br>Detect                                         |        | 100 or<br>125             | _            | _            | 100 or<br>125            | _           | MHz      |
| Reconfiguration clock<br>(mgmt_clk_clk)<br>frequency                                                                                            | _                                                                  | 100    | _                         | 125          | 100          | _                        | 125         | MHz      |
| Receiver                                                                                                                                        |                                                                    |        |                           | •            |              |                          |             |          |
| Supported I/O<br>Standards                                                                                                                      | —                                                                  |        | 1.4-V PCMI                | _, 1.5-V PCM | L, 2.5-V PCI | ML, LVPEC                | L, and LVDS | 3        |
| Data rate<br>(Standard PCS) <sup>(21)</sup>                                                                                                     | GX channels                                                        | 600    | _                         | 8500         | 600          | _                        | 8500        | Mbps     |
| Data rate<br>(10G PCS) <sup>(21)</sup>                                                                                                          | GX channels                                                        | 600    | _                         | 12,500       | 600          | _                        | 12,500      | Mbps     |
| Data rate                                                                                                                                       | GT channels                                                        | 19,600 | —                         | 28,050       | 19,600       | —                        | 25,780      | Mbps     |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(3)</sup>                                                                                     | GT channels                                                        | _      | _                         | 1.2          | _            | _                        | 1.2         | V        |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                                                    | GT channels                                                        | -0.4   | _                         | _            | -0.4         |                          | _           | V        |
| Maximum peak-to-peak                                                                                                                            | GT channels                                                        | _      | —                         | 1.6          | —            | —                        | 1.6         | V        |
| differential input<br>voltage V <sub>ID</sub> (diff p-p)<br>before device<br>configuration <sup>(20)</sup>                                      | GX channels                                                        |        |                           |              | (8)          |                          |             |          |
|                                                                                                                                                 | GT channels                                                        |        |                           |              |              |                          |             |          |
| Maximum peak-to-peak<br>differential input<br>voltage $V_{ID}$ (diff p-p)<br>after device<br>configuration ( <sup>16</sup> ), ( <sup>20</sup> ) | V <sub>CCR_GTB</sub> =<br>1.05 V<br>(V <sub>ICM</sub> =<br>0.65 V) | —      | -                         | 2.2          | _            | _                        | 2.2         | V        |
| oomguration ( ), ( )                                                                                                                            | GX channels                                                        |        | •                         | •            | (8)          |                          |             |          |
| Minimum differential                                                                                                                            | GT channels                                                        | 200    | _                         |              | 200          |                          |             | mV       |
| eye opening at receiver<br>serial input pins <sup>(4)</sup> , <sup>(20)</sup>                                                                   | GX channels                                                        |        |                           |              | (8)          |                          |             |          |

Figure 4 shows the differential transmitter output waveform.





Figure 5 shows the Stratix V AC gain curves for GT channels.

Figure 5. AC Gain Curves for GT Channels

|               |                                                                                                           | Resour | ces Used |     |            | Pe  | erforman | ce      |                     |     |      |
|---------------|-----------------------------------------------------------------------------------------------------------|--------|----------|-----|------------|-----|----------|---------|---------------------|-----|------|
| Memory        | Mode                                                                                                      | ALUTS  | Memory   | C1  | C2,<br>C2L | C3  | C4       | 12, 12L | 13,<br>13L,<br>13YY | 14  | Unit |
|               | Single-port, all<br>supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port, all supported widths                                                                    | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | Simple dual-port with<br>the read-during-write<br>option set to <b>Old Data</b> ,<br>all supported widths | 0      | 1        | 525 | 525        | 455 | 400      | 525     | 455                 | 400 | MHz  |
| M20K<br>Block | Simple dual-port with ECC enabled, 512 × 32                                                               | 0      | 1        | 450 | 450        | 400 | 350      | 450     | 400                 | 350 | MHz  |
|               | Simple dual-port with<br>ECC and optional<br>pipeline registers<br>enabled, 512 × 32                      | 0      | 1        | 600 | 600        | 500 | 450      | 600     | 500                 | 450 | MHz  |
|               | True dual port, all supported widths                                                                      | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |
|               | ROM, all supported widths                                                                                 | 0      | 1        | 700 | 700        | 650 | 550      | 700     | 500                 | 450 | MHz  |

#### Table 33. Memory Block Performance Specifications for Stratix V Devices <sup>(1), (2)</sup> (Part 2 of 2)

#### Notes to Table 33:

(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

(2) When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in F<sub>MAX</sub>.

(3) The F<sub>MAX</sub> specification is only achievable with Fitter options, MLAB Implementation In 16-Bit Deep Mode enabled.

# **Temperature Sensing Diode Specifications**

Table 34 lists the internal TSD specification.

#### **Table 34. Internal Temperature Sensing Diode Specification**

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate  | Conversion<br>Time | Resolution | Minimum<br>Resolution<br>with no<br>Missing Codes |
|----------------------|----------|--------------------------------|----------------|--------------------|------------|---------------------------------------------------|
| -40°C to 100°C       | ±8°C     | No                             | 1 MHz, 500 KHz | < 100 ms           | 8 bits     | 8 bits                                            |

Table 35 lists the specifications for the Stratix V external temperature sensing diode.

|  | Table 35. | External | Temperature | Sensing Diode | e Specifications | for Stratix V Devices |
|--|-----------|----------|-------------|---------------|------------------|-----------------------|
|--|-----------|----------|-------------|---------------|------------------|-----------------------|

| Description                              | Min   | Тур   | Max   | Unit |
|------------------------------------------|-------|-------|-------|------|
| I <sub>bias</sub> , diode source current | 8     | —     | 200   | μΑ   |
| V <sub>bias,</sub> voltage across diode  | 0.3   | —     | 0.9   | V    |
| Series resistance                        | —     | —     | < 1   | Ω    |
| Diode ideality factor                    | 1.006 | 1.008 | 1.010 | —    |

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the **LVDS** high-speed I/O interface, external memory interface, and the **PCI/PCI-X** bus interface. General-purpose I/O standards such as 3.3-, 2.5-, 1.8-, and 1.5-**LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2-**LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.

The actual achievable frequency depends on design- and system-specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specification**

Table 36 lists high-speed I/O timing for Stratix V devices.

Table 36. High-Speed I/O Specifications for Stratix V Devices (1), (2) (Part 1 of 4)

| Sumbol                                                                                                 | Conditiono                                 |     | C1  |     | C2, | C2L, I | 2, I2L | C3, | 13, 13L | ., <b>I</b> 3YY |     | C4,I | 4          | Ilmit |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-----|--------|--------|-----|---------|-----------------|-----|------|------------|-------|
| Symbol                                                                                                 | Conditions                                 | Min | Тур | Max | Min | Тур    | Max    | Min | Тур     | Max             | Min | Тур  | Max        | Unit  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards           | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5   |        | 800    | 5   |         | 625             | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O<br>Standards <sup>(3)</sup> | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 800 | 5   | _      | 800    | 5   |         | 625             | 5   |      | 525        | MHz   |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards                   | Clock boost factor<br>W = 1 to 40 $^{(4)}$ | 5   |     | 520 | 5   |        | 520    | 5   |         | 420             | 5   |      | 420        | MHz   |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                                  | _                                          | 5   | _   | 800 | 5   | _      | 800    | 5   | _       | 625<br>(5)      | 5   | _    | 525<br>(5) | MHz   |

| Jitter Fre | Jitter Frequency (Hz) |        |  |  |  |  |
|------------|-----------------------|--------|--|--|--|--|
| F1         | 10,000                | 25.000 |  |  |  |  |
| F2         | 17,565                | 25.000 |  |  |  |  |
| F3         | 1,493,000             | 0.350  |  |  |  |  |
| F4         | F4 50,000,000         |        |  |  |  |  |

| Table 38. | LVDS Soft-CDR/D | PA Sinusoidal | <b>Jitter Mask Valu</b> | es for a Data Ra | te > 1.25 Gbps |
|-----------|-----------------|---------------|-------------------------|------------------|----------------|
|-----------|-----------------|---------------|-------------------------|------------------|----------------|

Figure 9 shows the **LVDS** soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate < 1.25 Gbps.





## **DLL Range, DQS Logic Block, and Memory Output Clock Jitter Specifications**

Table 39 lists the DLL range specification for Stratix V devices. The DLL is always in 8-tap mode in Stratix V devices.

Table 39. DLL Range Specifications for Stratix V Devices (1)

| C1      | C2, C2L, I2, I2L | C3, I3, I3L, I3YY | C4,I4   | Unit |
|---------|------------------|-------------------|---------|------|
| 300-933 | 300-933          | 300-890           | 300-890 | MHz  |

#### Note to Table 39:

(1) Stratix V devices support memory interface frequencies lower than 300 MHz, although the reference clock that feeds the DLL must be at least 300 MHz. To support interfaces below 300 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range of the DLL.

Table 40 lists the DQS phase offset delay per stage for Stratix V devices.

Table 40. DQS Phase Offset Delay Per Setting for Stratix V Devices <sup>(1), (2)</sup> (Part 1 of 2)

| Speed Grade      | Min | Max | Unit |
|------------------|-----|-----|------|
| C1               | 8   | 14  | ps   |
| C2, C2L, I2, I2L | 8   | 14  | ps   |
| C3,I3, I3L, I3YY | 8   | 15  | ps   |

| Clock<br>Network | Parameter Symbol                |                               | C1 C2, C2L, I2,<br>Symbol |      | , 12, 12L | C3, I3, I3L,<br>I3YY |     | C4,14 |     | Unit |    |
|------------------|---------------------------------|-------------------------------|---------------------------|------|-----------|----------------------|-----|-------|-----|------|----|
| NELWURK          |                                 | -                             | Min                       | Max  | Min       | Max                  | Min | Max   | Min | Max  |    |
|                  | Clock period jitter             | $t_{JIT(per)}$                | -25                       | 25   | -25       | 25                   | -30 | 30    | -35 | 35   | ps |
| PHY<br>Clock     | Cycle-to-cycle period<br>jitter | $t_{\text{JIT(cc)}}$          | -50                       | 50   | -50       | 50                   | -60 | 60    | -70 | 70   | ps |
|                  | Duty cycle jitter               | $t_{\text{JIT}(\text{duty})}$ | -37.5                     | 37.5 | -37.5     | 37.5                 | -45 | 45    | -56 | 56   | ps |

#### Table 42. Memory Output Clock Jitter Specification for Stratix V Devices (1), (Part 2 of 2) (2), (3)

#### Notes to Table 42:

(1) The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

(2) The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

(3) The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

# **OCT Calibration Block Specifications**

Table 43 lists the OCT calibration block specifications for Stratix V devices.

#### Table 43. OCT Calibration Block Specifications for Stratix V Devices

| Symbol                | Description                                                                                                                                                   | Min | Тур  | Max | Unit   |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by the OCT calibration blocks                                                                                                                  |     | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for OCT $\rm R_S/R_T$ calibration                                                                                   | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for the OCT code to shift out                                                                                       | —   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the dyn_term_ctrl and oe signal transitions in a bidirectional I/O buffer to dynamically switch between OCT $R_S$ and $R_T$ (Figure 10) | _   | 2.5  |     | ns     |

Figure 10 shows the timing diagram for the oe and dyn\_term\_ctrl signals.

#### Figure 10. Timing Diagram for oe and dyn\_term\_ctrl Signals



| Family                     | Device | Package | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) <sup>(4), (5)</sup> |
|----------------------------|--------|---------|--------------------------------|--------------------------------------------|
| Stratix V E <sup>(1)</sup> | 5SEE9  | —       | 342,742,976                    | 700,888                                    |
|                            | 5SEEB  | _       | 342,742,976                    | 700,888                                    |

#### Table 47. Uncompressed .rbf Sizes for Stratix V Devices

#### Notes to Table 47:

(1) Stratix V E devices do not have PCI Express® (PCIe®) hard IP. Stratix V E devices do not support the CvP configuration scheme.

(2) 36-transceiver devices.

(3) 24-transceiver devices.

(4) File size for the periphery image.

(5) The IOCSR .rbf size is specifically for the CvP feature.

Use the data in Table 47 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. If you are using compression, the file size can vary after each compilation because the compression ratio depends on your design.

• For more information about setting device configuration options, refer to *Configuration, Design Security, and Remote System Upgrades in Stratix V Devices.* For creating configuration files, refer to the *Quartus II Help.* 

Table 48 lists the minimum configuration time estimates for Stratix V devices.

|         | Member         |       | Active Serial <sup>(1)</sup> |                        | Fas   | t Passive Parall | el <sup>(2)</sup>      |
|---------|----------------|-------|------------------------------|------------------------|-------|------------------|------------------------|
| Variant | Member<br>Code | Width | DCLK (MHz)                   | Min Config<br>Time (s) | Width | DCLK (MHz)       | Min Config<br>Time (s) |
|         | A3             | 4     | 100                          | 0.534                  | 32    | 100              | 0.067                  |
|         | AS             | 4     | 100                          | 0.344                  | 32    | 100              | 0.043                  |
|         | A4             | 4     | 100                          | 0.534                  | 32    | 100              | 0.067                  |
|         | A5             | 4     | 100                          | 0.675                  | 32    | 100              | 0.084                  |
|         | A7             | 4     | 100                          | 0.675                  | 32    | 100              | 0.084                  |
| GX      | A9             | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |
|         | AB             | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |
|         | B5             | 4     | 100                          | 0.676                  | 32    | 100              | 0.085                  |
|         | B6             | 4     | 100                          | 0.676                  | 32    | 100              | 0.085                  |
|         | B9             | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |
|         | BB             | 4     | 100                          | 0.857                  | 32    | 100              | 0.107                  |
| ст      | C5             | 4     | 100                          | 0.675                  | 32    | 100              | 0.084                  |
| GT      | C7             | 4     | 100                          | 0.675                  | 32    | 100              | 0.084                  |

|         | Member |       | Active Serial (1) | )                      | Fast Passive Parallel <sup>(2)</sup> |            |                        |  |
|---------|--------|-------|-------------------|------------------------|--------------------------------------|------------|------------------------|--|
| Variant | Code   | Width | DCLK (MHz)        | Min Config<br>Time (s) | Width                                | DCLK (MHz) | Min Config<br>Time (s) |  |
|         | D3     | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |
|         | D4     | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |
| GS      | D4     | 4     | 100               | 0.344                  | 32                                   | 100        | 0.043                  |  |
| 65      | D5     | 4     | 100               | 0.534                  | 32                                   | 100        | 0.067                  |  |
|         | D6     | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                  |  |
|         | D8     | 4     | 100               | 0.741                  | 32                                   | 100        | 0.093                  |  |
| Е       | E9     | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |
|         | EB     | 4     | 100               | 0.857                  | 32                                   | 100        | 0.107                  |  |

Table 48. Minimum Configuration Time Estimation for Stratix V Devices

#### Notes to Table 48:

(1) DCLK frequency of 100 MHz using external CLKUSR.

(2) Max FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.

# **Fast Passive Parallel Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Stratix V devices.

# DCLK-to-DATA[] Ratio for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[]ratio when you enable the design security, decompression, or both features. Table 49 lists the DCLK-to-DATA[]ratio for each combination.

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
| FPP ×8                  | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 1                       |
|                         | Enabled       | Disabled        | 2                       |
|                         | Enabled       | Enabled         | 2                       |
| FPP ×16                 | Disabled      | Disabled        | 1                       |
|                         | Disabled      | Enabled         | 2                       |
|                         | Enabled       | Disabled        | 4                       |
|                         | Enabled       | Enabled         | 4                       |

 Table 49. DCLK-to-DATA[] Ratio <sup>(1)</sup> (Part 1 of 2)

| Configuration<br>Scheme | Decompression | Design Security | DCLK-to-DATA[]<br>Ratio |
|-------------------------|---------------|-----------------|-------------------------|
|                         | Disabled      | Disabled        | 1                       |
| FPP ×32                 | Disabled      | Enabled         | 4                       |
| FFF X02                 | Enabled       | Disabled        | 8                       |
|                         | Enabled       | Enabled         | 8                       |

Note to Table 49:

(1) Depending on the DCLK-to-DATA [] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA [] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Stratix V devices use the additional clock cycles to decrypt and decompress the configuration data.

Figure 11 shows the configuration interface connections between the Stratix V device and a MAX II or MAX V device for single device configuration.

#### Figure 11. Single Device FPP Configuration Using an External Host



#### Notes to Figure 11:

- (1) Connect the resistor to a supply that provides an acceptable input signal for the Stratix V device.  $V_{CCPGM}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host. Altera recommends powering up all configuration system I/Os with  $V_{CCPGM}$ .
- (2) You can leave the nCEO pin unconnected or use it as a user I/O pin when it does not feed another device's nCE pin.
- (3) The MSEL pin settings vary for different data width, configuration voltage standards, and POR delay. To connect MSEL, refer to the MSEL Pin Settings section of the "Configuration, Design Security, and Remote System Upgrades in Stratix V Devices" chapter.
- (4) If you use FPP ×8, use DATA [7..0]. If you use FPP ×16, use DATA [15..0].

IF the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio – 1) clock cycles after the last data is latched into the Stratix V device.

# FPP Configuration Timing when DCLK-to-DATA [] = 1

Figure 12 shows the timing waveform for FPP configuration when using a MAX II or MAX V device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1.





#### Notes to Figure 12:

- (1) Use this timing waveform when the DCLK-to-DATA [] ratio is 1.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (3) After power-up, the Stratix V device holds nstatus low for the time of the POR delay.
- (4) After power-up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- (6) For FPP ×16, use DATA [15..0]. For FPP ×8, use DATA [7..0]. DATA [31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (7) To ensure a successful configuration, send the entire configuration data to the Stratix V device. CONF\_DONE is released high when the Stratix V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (8) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT DONE goes low.

# **Document Revision History**

Table 61 lists the revision history for this chapter.

 Table 61. Document Revision History (Part 1 of 3)

| Date          | Version | Changes                                                                                                                                                                                               |  |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| June 2018     | 3.9     | <ul> <li>Added the "Stratix V Device Overshoot Duration" figure.</li> </ul>                                                                                                                           |  |
| April 2017    |         | <ul> <li>Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.</li> </ul>                                                                                              |  |
|               | 3.8     | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "PS Timing Parameters for Stratix V<br/>Devices" table.</li> </ul>                                                                   |  |
|               |         | <ul> <li>Changed the condition for 100-Ω R<sub>D</sub> in the "OCT Without Calibration Resistance<br/>Tolerance Specifications for Stratix V Devices" table.</li> </ul>                               |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table</li> </ul>                                  |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |
|               |         | <ul> <li>Changed the minimum value for t<sub>CD2UMC</sub> in the "FPP Timing Parameters for Stratix V<br/>Devices When the DCLK-to-DATA[] Ratio is &gt;1" table.</li> </ul>                           |  |
|               |         | <ul> <li>Changed the minimum number of clock cycles value in the "Initialization Clock Source<br/>Option and the Maximum Frequency" table.</li> </ul>                                                 |  |
| June 2016     | 3.7     | <ul> <li>Added the V<sub>ID</sub> minimum specification for LVPECL in the "Differential I/O Standard<br/>Specifications for Stratix V Devices" table</li> </ul>                                       |  |
|               |         | <ul> <li>Added the I<sub>OUT</sub> specification to the "Absolute Maximum Ratings for Stratix V Devices"<br/>table.</li> </ul>                                                                        |  |
| December 2015 | 3.6     | Added a footnote to the "High-Speed I/O Specifications for Stratix V Devices" table.                                                                                                                  |  |
| December 2015 | 3.5     | <ul> <li>Changed the transmitter, receiver, and ATX PLL data rate specifications in the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                            |  |
| December 2015 |         | <ul> <li>Changed the configuration .rbf sizes in the "Uncompressed .rbf Sizes for Stratix V<br/>Devices" table.</li> </ul>                                                                            |  |
|               |         | • Changed the data rate specification for transceiver speed grade 3 in the following tables:                                                                                                          |  |
|               |         | <ul> <li>"Transceiver Specifications for Stratix V GX and GS Devices"</li> </ul>                                                                                                                      |  |
|               |         | <ul> <li>"Stratix V Standard PCS Approximate Maximum Date Rate"</li> </ul>                                                                                                                            |  |
|               |         | <ul> <li>"Stratix V 10G PCS Approximate Maximum Data Rate"</li> </ul>                                                                                                                                 |  |
| July 2015     | 3.4     | <ul> <li>Changed the conditions for reference clock rise and fall time, and added a note to the<br/>"Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul>                    |  |
|               |         | <ul> <li>Added a note to the "Minimum differential eye opening at receiver serial input pins"<br/>specification in the "Transceiver Specifications for Stratix V GX and GS Devices" table.</li> </ul> |  |
|               |         | <ul> <li>Changed the t<sub>co</sub> maximum value in the "AS Timing Parameters for AS '1 and AS '4<br/>Configurations in Stratix V Devices" table.</li> </ul>                                         |  |
|               |         | <ul> <li>Removed the CDR ppm tolerance specification from the "Transceiver Specifications for<br/>Stratix V GX and GS Devices" table.</li> </ul>                                                      |  |

# Table 61. Document Revision History (Part 2 of 3)

| Date          | Version | Changes                                                                                                                                                                                                                                         |
|---------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | Added the I3YY speed grade and changed the data rates for the GX channel in Table 1.                                                                                                                                                            |
|               |         | <ul> <li>Added the I3YY speed grade to the V<sub>CC</sub> description in Table 6.</li> </ul>                                                                                                                                                    |
|               |         | <ul> <li>Added the I3YY speed grade to V<sub>CCHIP_L</sub>, V<sub>CCHIP_R</sub>, V<sub>CCHSSI_L</sub>, and V<sub>CCHSSI_R</sub> descriptions in<br/>Table 7.</li> </ul>                                                                         |
|               |         | ■ Added 240-Ω to Table 11.                                                                                                                                                                                                                      |
|               |         | Changed CDR PPM tolerance in Table 23.                                                                                                                                                                                                          |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 23.</li> </ul>                                                                                                                                                                        |
|               | 3.3     | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 25.</li> </ul>                                                                                                                        |
|               |         | <ul> <li>Added the I3YY speed grade and changed the data rates for transceiver speed grade 3 in<br/>Table 26.</li> </ul>                                                                                                                        |
|               |         | Changed CDR PPM tolerance in Table 28.                                                                                                                                                                                                          |
|               |         | <ul> <li>Added additional max data rate for fPLL in Table 28.</li> </ul>                                                                                                                                                                        |
| November 2014 |         | Changed the mode descriptions for MLAB and M20K in Table 33.                                                                                                                                                                                    |
|               |         | ■ Changed the Max value of f <sub>HSCLK_OUT</sub> for the C2, C2L, I2, I2L speed grades in Table 36.                                                                                                                                            |
|               |         | <ul> <li>Changed the frequency ranges for C1 and C2 in Table 39.</li> </ul>                                                                                                                                                                     |
|               |         | Changed the .rbf file sizes for 5SGSD6 and 5SGSD8 in Table 47.                                                                                                                                                                                  |
|               |         | <ul> <li>Added note about nSTATUS to Table 50, Table 51, Table 54.</li> </ul>                                                                                                                                                                   |
|               |         | <ul> <li>Changed the available settings in Table 58.</li> </ul>                                                                                                                                                                                 |
|               |         | <ul> <li>Changed the note in "Periphery Performance".</li> </ul>                                                                                                                                                                                |
|               |         | <ul> <li>Updated the "I/O Standard Specifications" section.</li> </ul>                                                                                                                                                                          |
|               |         | <ul> <li>Updated the "Raw Binary File Size" section.</li> </ul>                                                                                                                                                                                 |
|               |         | <ul> <li>Updated the receiver voltage input range in Table 22.</li> </ul>                                                                                                                                                                       |
|               |         | <ul> <li>Updated the max frequency for the LVDS clock network in Table 36.</li> </ul>                                                                                                                                                           |
|               |         | ■ Updated the DCLK note to Figure 11.                                                                                                                                                                                                           |
|               |         | <ul> <li>Updated Table 23 VO<sub>CM</sub> (DC Coupled) condition.</li> </ul>                                                                                                                                                                    |
|               |         | <ul> <li>Updated Table 6 and Table 7.</li> </ul>                                                                                                                                                                                                |
|               |         | ■ Added the DCLK specification to Table 55.                                                                                                                                                                                                     |
|               |         | <ul> <li>Updated the notes for Table 47.</li> </ul>                                                                                                                                                                                             |
|               |         | <ul> <li>Updated the list of parameters for Table 56.</li> </ul>                                                                                                                                                                                |
| November 2013 | 3.2     | Updated Table 28                                                                                                                                                                                                                                |
| November 2013 | 3.1     | Updated Table 33                                                                                                                                                                                                                                |
| November 2013 | 3.0     | Updated Table 23 and Table 28                                                                                                                                                                                                                   |
| October 2013  | 2.9     | <ul> <li>Updated the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                          |
| October 2013  | 2.8     | <ul> <li>Updated Table 3, Table 12, Table 14, Table 19, Table 20, Table 23, Table 24, Table 28, Table 30, Table 31, Table 32, Table 33, Table 36, Table 39, Table 40, Table 41, Table 42, Table 47, Table 53, Table 58, and Table 59</li> </ul> |
|               |         | <ul> <li>Added Figure 1 and Figure 3</li> </ul>                                                                                                                                                                                                 |
|               |         | <ul> <li>Added the "Transceiver Characterization" section</li> </ul>                                                                                                                                                                            |
|               |         | <ul> <li>Removed all "Preliminary" designations.</li> </ul>                                                                                                                                                                                     |

Table 61. Document Revision History (Part 3 of 3)

| Date             | Version | Changes                                                                                                                                                                                                                             |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2013         |         | ■ Updated Table 2, Table 6, Table 7, Table 20, Table 23, Table 27, Table 47, Table 60                                                                                                                                               |
|                  | 2.7     | ■ Added Table 24, Table 48                                                                                                                                                                                                          |
|                  |         | <ul> <li>Updated Figure 9, Figure 10, Figure 11, Figure 12</li> </ul>                                                                                                                                                               |
| February 2013    | 2.6     | <ul> <li>Updated Table 7, Table 9, Table 20, Table 23, Table 27, Table 30, Table 31, Table 35,<br/>Table 46</li> </ul>                                                                                                              |
|                  |         | <ul> <li>Updated "Maximum Allowed Overshoot and Undershoot Voltage"</li> </ul>                                                                                                                                                      |
|                  |         | <ul> <li>Updated Table 3, Table 6, Table 7, Table 8, Table 23, Table 24, Table 25, Table 27,<br/>Table 30, Table 32, Table 35</li> </ul>                                                                                            |
| 5                |         | Added Table 33                                                                                                                                                                                                                      |
|                  |         | <ul> <li>Added "Fast Passive Parallel Configuration Timing"</li> </ul>                                                                                                                                                              |
|                  | 0.5     | <ul> <li>Added "Active Serial Configuration Timing"</li> </ul>                                                                                                                                                                      |
| December 2012    | 2.5     | <ul> <li>Added "Passive Serial Configuration Timing"</li> </ul>                                                                                                                                                                     |
|                  |         | <ul> <li>Added "Remote System Upgrades"</li> </ul>                                                                                                                                                                                  |
|                  |         | <ul> <li>Added "User Watchdog Internal Circuitry Timing Specification"</li> </ul>                                                                                                                                                   |
|                  |         | <ul> <li>Added "Initialization"</li> </ul>                                                                                                                                                                                          |
|                  |         | <ul> <li>Added "Raw Binary File Size"</li> </ul>                                                                                                                                                                                    |
|                  |         | <ul> <li>Added Figure 1, Figure 2, and Figure 3.</li> </ul>                                                                                                                                                                         |
| June 2012        | 2.4     | <ul> <li>Updated Table 1, Table 2, Table 3, Table 6, Table 11, Table 22, Table 23, Table 27, Table 29, Table 30, Table 31, Table 32, Table 35, Table 38, Table 39, Table 40, Table 41, Table 43, Table 56, and Table 59.</li> </ul> |
|                  |         | <ul> <li>Various edits throughout to fix bugs.</li> </ul>                                                                                                                                                                           |
|                  |         | <ul> <li>Changed title of document to Stratix V Device Datasheet.</li> </ul>                                                                                                                                                        |
|                  |         | Removed document from the Stratix V handbook and made it a separate document.                                                                                                                                                       |
| February 2012    | 2.3     | Updated Table 1–22, Table 1–29, Table 1–31, and Table 1–31.                                                                                                                                                                         |
| December 2011    | 2.2     | ■ Added Table 2–31.                                                                                                                                                                                                                 |
|                  | 2.2     | ■ Updated Table 2–28 and Table 2–34.                                                                                                                                                                                                |
| Neurometren 0011 | 0.1     | <ul> <li>Added Table 2–2 and Table 2–21 and updated Table 2–5 with information about<br/>Stratix V GT devices.</li> </ul>                                                                                                           |
| November 2011    | 2.1     | <ul> <li>Updated Table 2–11, Table 2–13, Table 2–20, and Table 2–25.</li> </ul>                                                                                                                                                     |
|                  |         | <ul> <li>Various edits throughout to fix SPRs.</li> </ul>                                                                                                                                                                           |
|                  |         | <ul> <li>Updated Table 2–4, Table 2–18, Table 2–19, Table 2–21, Table 2–22, Table 2–23, and<br/>Table 2–24.</li> </ul>                                                                                                              |
| May 2011         | 2.0     | <ul> <li>Updated the "DQ Logic Block and Memory Output Clock Jitter Specifications" title.</li> </ul>                                                                                                                               |
|                  |         | <ul> <li>Chapter moved to Volume 1.</li> </ul>                                                                                                                                                                                      |
|                  |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |
| December 2010    |         | ■ Updated Table 1–2, Table 1–4, Table 1–19, and Table 1–23.                                                                                                                                                                         |
|                  | 1.1     | <ul> <li>Converted chapter to the new template.</li> </ul>                                                                                                                                                                          |
|                  |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                                                                                                               |
| July 2010        | 1.0     | Initial release.                                                                                                                                                                                                                    |